Defined in 22 files as a prototype:
- contrib/llvm/include/llvm/CodeGen/MachineRegisterInfo.h, line 233 (as a prototype)
- contrib/llvm/include/llvm/CodeGen/TargetRegisterInfo.h, line 455 (as a prototype)
- contrib/llvm/lib/Target/AArch64/AArch64RegisterInfo.h, line 36 (as a prototype)
- contrib/llvm/lib/Target/AMDGPU/R600RegisterInfo.h, line 30 (as a prototype)
- contrib/llvm/lib/Target/AMDGPU/SIRegisterInfo.h, line 66 (as a prototype)
- contrib/llvm/lib/Target/ARC/ARCRegisterInfo.h, line 32 (as a prototype)
- contrib/llvm/lib/Target/ARM/ARMBaseRegisterInfo.h, line 113 (as a prototype)
- contrib/llvm/lib/Target/AVR/AVRRegisterInfo.h, line 31 (as a prototype)
- contrib/llvm/lib/Target/BPF/BPFRegisterInfo.h, line 28 (as a prototype)
- contrib/llvm/lib/Target/Hexagon/HexagonRegisterInfo.h, line 35 (as a prototype)
- contrib/llvm/lib/Target/Lanai/LanaiRegisterInfo.h, line 32 (as a prototype)
- contrib/llvm/lib/Target/MSP430/MSP430RegisterInfo.h, line 29 (as a prototype)
- contrib/llvm/lib/Target/Mips/MipsRegisterInfo.h, line 53 (as a prototype)
- contrib/llvm/lib/Target/NVPTX/NVPTXRegisterInfo.h, line 38 (as a prototype)
- contrib/llvm/lib/Target/Nios2/Nios2RegisterInfo.h, line 35 (as a prototype)
- contrib/llvm/lib/Target/PowerPC/PPCRegisterInfo.h, line 77 (as a prototype)
- contrib/llvm/lib/Target/RISCV/RISCVRegisterInfo.h, line 31 (as a prototype)
- contrib/llvm/lib/Target/Sparc/SparcRegisterInfo.h, line 27 (as a prototype)
- contrib/llvm/lib/Target/SystemZ/SystemZRegisterInfo.h, line 66 (as a prototype)
- contrib/llvm/lib/Target/WebAssembly/WebAssemblyRegisterInfo.h, line 36 (as a prototype)
- contrib/llvm/lib/Target/X86/X86RegisterInfo.h, line 101 (as a prototype)
- contrib/llvm/lib/Target/XCore/XCoreRegisterInfo.h, line 32 (as a prototype)
Defined in 21 files as a function:
- contrib/llvm/lib/CodeGen/MachineRegisterInfo.cpp, line 592 (as a function)
- contrib/llvm/lib/Target/AArch64/AArch64RegisterInfo.cpp, line 43 (as a function)
- contrib/llvm/lib/Target/AMDGPU/AMDGPURegisterInfo.cpp, line 44 (as a function)
- contrib/llvm/lib/Target/AMDGPU/R600RegisterInfo.cpp, line 62 (as a function)
- contrib/llvm/lib/Target/ARC/ARCRegisterInfo.cpp, line 132 (as a function)
- contrib/llvm/lib/Target/ARM/ARMBaseRegisterInfo.cpp, line 66 (as a function)
- contrib/llvm/lib/Target/AVR/AVRRegisterInfo.cpp, line 36 (as a function)
- contrib/llvm/lib/Target/BPF/BPFRegisterInfo.cpp, line 34 (as a function)
- contrib/llvm/lib/Target/Hexagon/HexagonRegisterInfo.cpp, line 102 (as a function)
- contrib/llvm/lib/Target/Lanai/LanaiRegisterInfo.cpp, line 37 (as a function)
- contrib/llvm/lib/Target/MSP430/MSP430RegisterInfo.cpp, line 39 (as a function)
- contrib/llvm/lib/Target/Mips/MipsRegisterInfo.cpp, line 94 (as a function)
- contrib/llvm/lib/Target/NVPTX/NVPTXRegisterInfo.cpp, line 103 (as a function)
- contrib/llvm/lib/Target/Nios2/Nios2RegisterInfo.cpp, line 34 (as a function)
- contrib/llvm/lib/Target/PowerPC/PPCRegisterInfo.cpp, line 124 (as a function)
- contrib/llvm/lib/Target/RISCV/RISCVRegisterInfo.cpp, line 35 (as a function)
- contrib/llvm/lib/Target/Sparc/SparcRegisterInfo.cpp, line 40 (as a function)
- contrib/llvm/lib/Target/SystemZ/SystemZRegisterInfo.cpp, line 110 (as a function)
- contrib/llvm/lib/Target/WebAssembly/WebAssemblyRegisterInfo.cpp, line 40 (as a function)
- contrib/llvm/lib/Target/X86/X86RegisterInfo.cpp, line 265 (as a function)
- contrib/llvm/lib/Target/XCore/XCoreRegisterInfo.cpp, line 211 (as a function)
Referenced in 26 files:
- contrib/llvm/lib/CodeGen/AggressiveAntiDepBreaker.cpp, line 177
- contrib/llvm/lib/CodeGen/CriticalAntiDepBreaker.cpp, line 88
- contrib/llvm/lib/CodeGen/LivePhysRegs.cpp, line 175
- contrib/llvm/lib/CodeGen/LiveRegUnits.cpp, line 96
- contrib/llvm/lib/CodeGen/MIRPrinter.cpp, line 291
- contrib/llvm/lib/CodeGen/MachineFrameInfo.cpp, line 121
- contrib/llvm/lib/CodeGen/MachineRegisterInfo.cpp
- contrib/llvm/lib/CodeGen/PrologEpilogInserter.cpp, line 333
- contrib/llvm/lib/CodeGen/RegAllocPBQP.cpp, line 579
- contrib/llvm/lib/CodeGen/RegisterClassInfo.cpp, line 62
- contrib/llvm/lib/CodeGen/TargetFrameLoweringImpl.cpp, line 78
- contrib/llvm/lib/MC/MCParser/COFFAsmParser.cpp, line 784
- contrib/llvm/lib/Target/AArch64/AArch64FrameLowering.cpp
- contrib/llvm/lib/Target/AMDGPU/SIMachineFunctionInfo.cpp, line 251
- contrib/llvm/lib/Target/ARM/ARMBaseInstrInfo.cpp, line 2273
- contrib/llvm/lib/Target/ARM/ARMFrameLowering.cpp
- contrib/llvm/lib/Target/ARM/ARMISelLowering.cpp, line 8501
- contrib/llvm/lib/Target/ARM/Thumb1FrameLowering.cpp
- contrib/llvm/lib/Target/Hexagon/HexagonFrameLowering.cpp
- contrib/llvm/lib/Target/Hexagon/HexagonVLIWPacketizer.cpp, line 341
- contrib/llvm/lib/Target/Mips/MipsDelaySlotFiller.cpp, line 379
- contrib/llvm/lib/Target/Mips/MipsFrameLowering.cpp, line 127
- contrib/llvm/lib/Target/PowerPC/PPCFrameLowering.cpp, line 613
- contrib/llvm/lib/Target/SystemZ/SystemZFrameLowering.cpp, line 104
- contrib/llvm/lib/Target/X86/X86ISelLowering.cpp, line 27664
- contrib/llvm/lib/Target/X86/X86MachineFunctionInfo.cpp, line 24