1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 | /* SPDX-License-Identifier: GPL-2.0 */ /* * This header provides constants for binding nvidia,tegra114-car. * * The first 160 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB * registers. These IDs often match those in the CAR's RST_DEVICES registers, * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In * this case, those clocks are assigned IDs above 160 in order to highlight * this issue. Implementations that interpret these clock IDs as bit values * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to * explicitly handle these special cases. * * The balance of the clocks controlled by the CAR are assigned IDs of 160 and * above. */ #ifndef _DT_BINDINGS_CLOCK_TEGRA114_CAR_H #define _DT_BINDINGS_CLOCK_TEGRA114_CAR_H /* 0 */ /* 1 */ /* 2 */ /* 3 */ #define TEGRA114_CLK_RTC 4 #define TEGRA114_CLK_TIMER 5 #define TEGRA114_CLK_UARTA 6 /* 7 (register bit affects uartb and vfir) */ /* 8 */ #define TEGRA114_CLK_SDMMC2 9 /* 10 (register bit affects spdif_in and spdif_out) */ #define TEGRA114_CLK_I2S1 11 #define TEGRA114_CLK_I2C1 12 #define TEGRA114_CLK_NDFLASH 13 #define TEGRA114_CLK_SDMMC1 14 #define TEGRA114_CLK_SDMMC4 15 /* 16 */ #define TEGRA114_CLK_PWM 17 #define TEGRA114_CLK_I2S2 18 #define TEGRA114_CLK_EPP 19 /* 20 (register bit affects vi and vi_sensor) */ #define TEGRA114_CLK_GR2D 21 #define TEGRA114_CLK_USBD 22 #define TEGRA114_CLK_ISP 23 #define TEGRA114_CLK_GR3D 24 /* 25 */ #define TEGRA114_CLK_DISP2 26 #define TEGRA114_CLK_DISP1 27 #define TEGRA114_CLK_HOST1X 28 #define TEGRA114_CLK_VCP 29 #define TEGRA114_CLK_I2S0 30 /* 31 */ #define TEGRA114_CLK_MC 32 /* 33 */ #define TEGRA114_CLK_APBDMA 34 /* 35 */ #define TEGRA114_CLK_KBC 36 /* 37 */ /* 38 */ /* 39 (register bit affects fuse and fuse_burn) */ #define TEGRA114_CLK_KFUSE 40 #define TEGRA114_CLK_SBC1 41 #define TEGRA114_CLK_NOR 42 /* 43 */ #define TEGRA114_CLK_SBC2 44 /* 45 */ #define TEGRA114_CLK_SBC3 46 #define TEGRA114_CLK_I2C5 47 #define TEGRA114_CLK_DSIA 48 /* 49 */ #define TEGRA114_CLK_MIPI 50 #define TEGRA114_CLK_HDMI 51 #define TEGRA114_CLK_CSI 52 /* 53 */ #define TEGRA114_CLK_I2C2 54 #define TEGRA114_CLK_UARTC 55 #define TEGRA114_CLK_MIPI_CAL 56 #define TEGRA114_CLK_EMC 57 #define TEGRA114_CLK_USB2 58 #define TEGRA114_CLK_USB3 59 /* 60 */ #define TEGRA114_CLK_VDE 61 #define TEGRA114_CLK_BSEA 62 #define TEGRA114_CLK_BSEV 63 /* 64 */ #define TEGRA114_CLK_UARTD 65 /* 66 */ #define TEGRA114_CLK_I2C3 67 #define TEGRA114_CLK_SBC4 68 #define TEGRA114_CLK_SDMMC3 69 /* 70 */ #define TEGRA114_CLK_OWR 71 /* 72 */ #define TEGRA114_CLK_CSITE 73 /* 74 */ /* 75 */ #define TEGRA114_CLK_LA 76 #define TEGRA114_CLK_TRACE 77 #define TEGRA114_CLK_SOC_THERM 78 #define TEGRA114_CLK_DTV 79 #define TEGRA114_CLK_NDSPEED 80 #define TEGRA114_CLK_I2CSLOW 81 #define TEGRA114_CLK_DSIB 82 #define TEGRA114_CLK_TSEC 83 /* 84 */ /* 85 */ /* 86 */ /* 87 */ /* 88 */ #define TEGRA114_CLK_XUSB_HOST 89 /* 90 */ #define TEGRA114_CLK_MSENC 91 #define TEGRA114_CLK_CSUS 92 /* 93 */ /* 94 */ /* 95 (bit affects xusb_dev and xusb_dev_src) */ /* 96 */ /* 97 */ /* 98 */ #define TEGRA114_CLK_MSELECT 99 #define TEGRA114_CLK_TSENSOR 100 #define TEGRA114_CLK_I2S3 101 #define TEGRA114_CLK_I2S4 102 #define TEGRA114_CLK_I2C4 103 #define TEGRA114_CLK_SBC5 104 #define TEGRA114_CLK_SBC6 105 #define TEGRA114_CLK_D_AUDIO 106 #define TEGRA114_CLK_APBIF 107 #define TEGRA114_CLK_DAM0 108 #define TEGRA114_CLK_DAM1 109 #define TEGRA114_CLK_DAM2 110 #define TEGRA114_CLK_HDA2CODEC_2X 111 /* 112 */ #define TEGRA114_CLK_AUDIO0_2X 113 #define TEGRA114_CLK_AUDIO1_2X 114 #define TEGRA114_CLK_AUDIO2_2X 115 #define TEGRA114_CLK_AUDIO3_2X 116 #define TEGRA114_CLK_AUDIO4_2X 117 #define TEGRA114_CLK_SPDIF_2X 118 #define TEGRA114_CLK_ACTMON 119 #define TEGRA114_CLK_EXTERN1 120 #define TEGRA114_CLK_EXTERN2 121 #define TEGRA114_CLK_EXTERN3 122 /* 123 */ /* 124 */ #define TEGRA114_CLK_HDA 125 /* 126 */ #define TEGRA114_CLK_SE 127 #define TEGRA114_CLK_HDA2HDMI 128 /* 129 */ /* 130 */ /* 131 */ /* 132 */ /* 133 */ /* 134 */ /* 135 */ #define TEGRA114_CLK_CEC 136 /* 137 */ /* 138 */ /* 139 */ /* 140 */ /* 141 */ /* 142 */ /* 143 (bit affects xusb_falcon_src, xusb_fs_src, */ /* xusb_host_src and xusb_ss_src) */ #define TEGRA114_CLK_CILAB 144 #define TEGRA114_CLK_CILCD 145 #define TEGRA114_CLK_CILE 146 #define TEGRA114_CLK_DSIALP 147 #define TEGRA114_CLK_DSIBLP 148 /* 149 */ #define TEGRA114_CLK_DDS 150 /* 151 */ #define TEGRA114_CLK_DP2 152 #define TEGRA114_CLK_AMX 153 #define TEGRA114_CLK_ADX 154 /* 155 (bit affects dfll_ref and dfll_soc) */ #define TEGRA114_CLK_XUSB_SS 156 /* 157 */ /* 158 */ /* 159 */ /* 160 */ /* 161 */ /* 162 */ /* 163 */ /* 164 */ /* 165 */ /* 166 */ /* 167 */ /* 168 */ /* 169 */ /* 170 */ /* 171 */ /* 172 */ /* 173 */ /* 174 */ /* 175 */ /* 176 */ /* 177 */ /* 178 */ /* 179 */ /* 180 */ /* 181 */ /* 182 */ /* 183 */ /* 184 */ /* 185 */ /* 186 */ /* 187 */ /* 188 */ /* 189 */ /* 190 */ /* 191 */ #define TEGRA114_CLK_UARTB 192 #define TEGRA114_CLK_VFIR 193 #define TEGRA114_CLK_SPDIF_IN 194 #define TEGRA114_CLK_SPDIF_OUT 195 #define TEGRA114_CLK_VI 196 #define TEGRA114_CLK_VI_SENSOR 197 #define TEGRA114_CLK_FUSE 198 #define TEGRA114_CLK_FUSE_BURN 199 #define TEGRA114_CLK_CLK_32K 200 #define TEGRA114_CLK_CLK_M 201 #define TEGRA114_CLK_CLK_M_DIV2 202 #define TEGRA114_CLK_CLK_M_DIV4 203 #define TEGRA114_CLK_OSC_DIV2 202 #define TEGRA114_CLK_OSC_DIV4 203 #define TEGRA114_CLK_PLL_REF 204 #define TEGRA114_CLK_PLL_C 205 #define TEGRA114_CLK_PLL_C_OUT1 206 #define TEGRA114_CLK_PLL_C2 207 #define TEGRA114_CLK_PLL_C3 208 #define TEGRA114_CLK_PLL_M 209 #define TEGRA114_CLK_PLL_M_OUT1 210 #define TEGRA114_CLK_PLL_P 211 #define TEGRA114_CLK_PLL_P_OUT1 212 #define TEGRA114_CLK_PLL_P_OUT2 213 #define TEGRA114_CLK_PLL_P_OUT3 214 #define TEGRA114_CLK_PLL_P_OUT4 215 #define TEGRA114_CLK_PLL_A 216 #define TEGRA114_CLK_PLL_A_OUT0 217 #define TEGRA114_CLK_PLL_D 218 #define TEGRA114_CLK_PLL_D_OUT0 219 #define TEGRA114_CLK_PLL_D2 220 #define TEGRA114_CLK_PLL_D2_OUT0 221 #define TEGRA114_CLK_PLL_U 222 #define TEGRA114_CLK_PLL_U_480M 223 #define TEGRA114_CLK_PLL_U_60M 224 #define TEGRA114_CLK_PLL_U_48M 225 #define TEGRA114_CLK_PLL_U_12M 226 #define TEGRA114_CLK_PLL_X 227 #define TEGRA114_CLK_PLL_X_OUT0 228 #define TEGRA114_CLK_PLL_RE_VCO 229 #define TEGRA114_CLK_PLL_RE_OUT 230 #define TEGRA114_CLK_PLL_E_OUT0 231 #define TEGRA114_CLK_SPDIF_IN_SYNC 232 #define TEGRA114_CLK_I2S0_SYNC 233 #define TEGRA114_CLK_I2S1_SYNC 234 #define TEGRA114_CLK_I2S2_SYNC 235 #define TEGRA114_CLK_I2S3_SYNC 236 #define TEGRA114_CLK_I2S4_SYNC 237 #define TEGRA114_CLK_VIMCLK_SYNC 238 #define TEGRA114_CLK_AUDIO0 239 #define TEGRA114_CLK_AUDIO1 240 #define TEGRA114_CLK_AUDIO2 241 #define TEGRA114_CLK_AUDIO3 242 #define TEGRA114_CLK_AUDIO4 243 #define TEGRA114_CLK_SPDIF 244 /* 245 */ /* 246 */ /* 247 */ /* 248 */ #define TEGRA114_CLK_OSC 249 /* 250 */ /* 251 */ #define TEGRA114_CLK_XUSB_HOST_SRC 252 #define TEGRA114_CLK_XUSB_FALCON_SRC 253 #define TEGRA114_CLK_XUSB_FS_SRC 254 #define TEGRA114_CLK_XUSB_SS_SRC 255 #define TEGRA114_CLK_XUSB_DEV_SRC 256 #define TEGRA114_CLK_XUSB_DEV 257 #define TEGRA114_CLK_XUSB_HS_SRC 258 #define TEGRA114_CLK_SCLK 259 #define TEGRA114_CLK_HCLK 260 #define TEGRA114_CLK_PCLK 261 #define TEGRA114_CLK_CCLK_G 262 #define TEGRA114_CLK_CCLK_LP 263 #define TEGRA114_CLK_DFLL_REF 264 #define TEGRA114_CLK_DFLL_SOC 265 /* 266 */ /* 267 */ /* 268 */ /* 269 */ /* 270 */ /* 271 */ /* 272 */ /* 273 */ /* 274 */ /* 275 */ /* 276 */ /* 277 */ /* 278 */ /* 279 */ /* 280 */ /* 281 */ /* 282 */ /* 283 */ /* 284 */ /* 285 */ /* 286 */ /* 287 */ /* 288 */ /* 289 */ /* 290 */ /* 291 */ /* 292 */ /* 293 */ /* 294 */ /* 295 */ /* 296 */ /* 297 */ /* 298 */ /* 299 */ #define TEGRA114_CLK_AUDIO0_MUX 300 #define TEGRA114_CLK_AUDIO1_MUX 301 #define TEGRA114_CLK_AUDIO2_MUX 302 #define TEGRA114_CLK_AUDIO3_MUX 303 #define TEGRA114_CLK_AUDIO4_MUX 304 #define TEGRA114_CLK_SPDIF_MUX 305 /* 306 */ /* 307 */ /* 308 */ #define TEGRA114_CLK_DSIA_MUX 309 #define TEGRA114_CLK_DSIB_MUX 310 #define TEGRA114_CLK_XUSB_SS_DIV2 311 #define TEGRA114_CLK_CLK_MAX 312 #endif /* _DT_BINDINGS_CLOCK_TEGRA114_CAR_H */ |