1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 | /* * SYSTEM MMR REGISTER AND MEMORY MAP FOR ADSP-BF561 * * Copyright 2005-2008 Analog Devices Inc. * * Licensed under the GPL-2 or later. */ #ifndef __MACH_BF533_H__ #define __MACH_BF533_H__ #define OFFSET_(x) ((x) & 0x0000FFFF) /*some misc defines*/ #define IMASK_IVG15 0x8000 #define IMASK_IVG14 0x4000 #define IMASK_IVG13 0x2000 #define IMASK_IVG12 0x1000 #define IMASK_IVG11 0x0800 #define IMASK_IVG10 0x0400 #define IMASK_IVG9 0x0200 #define IMASK_IVG8 0x0100 #define IMASK_IVG7 0x0080 #define IMASK_IVGTMR 0x0040 #define IMASK_IVGHW 0x0020 /***************************/ #define BFIN_DSUBBANKS 4 #define BFIN_DWAYS 2 #define BFIN_DLINES 64 #define BFIN_ISUBBANKS 4 #define BFIN_IWAYS 4 #define BFIN_ILINES 32 #define WAY0_L 0x1 #define WAY1_L 0x2 #define WAY01_L 0x3 #define WAY2_L 0x4 #define WAY02_L 0x5 #define WAY12_L 0x6 #define WAY012_L 0x7 #define WAY3_L 0x8 #define WAY03_L 0x9 #define WAY13_L 0xA #define WAY013_L 0xB #define WAY32_L 0xC #define WAY320_L 0xD #define WAY321_L 0xE #define WAYALL_L 0xF #define DMC_ENABLE (2<<2) /*yes, 2, not 1 */ /* IAR0 BIT FIELDS*/ #define RTC_ERROR_BIT 0x0FFFFFFF #define UART_ERROR_BIT 0xF0FFFFFF #define SPORT1_ERROR_BIT 0xFF0FFFFF #define SPI_ERROR_BIT 0xFFF0FFFF #define SPORT0_ERROR_BIT 0xFFFF0FFF #define PPI_ERROR_BIT 0xFFFFF0FF #define DMA_ERROR_BIT 0xFFFFFF0F #define PLLWAKE_ERROR_BIT 0xFFFFFFFF /* IAR1 BIT FIELDS*/ #define DMA7_UARTTX_BIT 0x0FFFFFFF #define DMA6_UARTRX_BIT 0xF0FFFFFF #define DMA5_SPI_BIT 0xFF0FFFFF #define DMA4_SPORT1TX_BIT 0xFFF0FFFF #define DMA3_SPORT1RX_BIT 0xFFFF0FFF #define DMA2_SPORT0TX_BIT 0xFFFFF0FF #define DMA1_SPORT0RX_BIT 0xFFFFFF0F #define DMA0_PPI_BIT 0xFFFFFFFF /* IAR2 BIT FIELDS*/ #define WDTIMER_BIT 0x0FFFFFFF #define MEMDMA1_BIT 0xF0FFFFFF #define MEMDMA0_BIT 0xFF0FFFFF #define PFB_BIT 0xFFF0FFFF #define PFA_BIT 0xFFFF0FFF #define TIMER2_BIT 0xFFFFF0FF #define TIMER1_BIT 0xFFFFFF0F #define TIMER0_BIT 0xFFFFFFFF /********************************* EBIU Settings ************************************/ #define AMBCTL0VAL (([31mCONFIG_BANK_1[0m << 16) | [31mCONFIG_BANK_0[0m) #define AMBCTL1VAL (([31mCONFIG_BANK_3[0m << 16) | [31mCONFIG_BANK_2[0m) #ifdef [31mCONFIG_C_AMBEN_ALL[0m #define V_AMBEN AMBEN_ALL #endif #ifdef [31mCONFIG_C_AMBEN[0m #define V_AMBEN 0x0 #endif #ifdef [31mCONFIG_C_AMBEN_B0[0m #define V_AMBEN AMBEN_B0 #endif #ifdef [31mCONFIG_C_AMBEN_B0_B1[0m #define V_AMBEN AMBEN_B0_B1 #endif #ifdef [31mCONFIG_C_AMBEN_B0_B1_B2[0m #define V_AMBEN AMBEN_B0_B1_B2 #endif #ifdef [31mCONFIG_C_AMCKEN[0m #define V_AMCKEN AMCKEN #else #define V_AMCKEN 0x0 #endif #ifdef [31mCONFIG_C_CDPRIO[0m #define V_CDPRIO 0x100 #else #define V_CDPRIO 0x0 #endif #define AMGCTLVAL (V_AMBEN | V_AMCKEN | V_CDPRIO) #ifdef [31mCONFIG_BF533[0m #define CPU "BF533" #define CPUID 0x27a5 #endif #ifdef [31mCONFIG_BF532[0m #define CPU "BF532" #define CPUID 0x27a5 #endif #ifdef [31mCONFIG_BF531[0m #define CPU "BF531" #define CPUID 0x27a5 #endif #ifndef CPU #error "Unknown CPU type - This kernel doesn't seem to be configured properly" #endif #endif /* __MACH_BF533_H__ */ |