Training courses
Kernel and Embedded Linux
Bootlin training courses
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
/* SPDX-License-Identifier: GPL-2.0 * * Copyright 2016-2018 HabanaLabs, Ltd. * All Rights Reserved. * */ /************************************ ** This is an auto-generated file ** ** DO NOT EDIT BELOW ** ************************************/ #ifndef ASIC_REG_TPC0_CMDQ_REGS_H_ #define ASIC_REG_TPC0_CMDQ_REGS_H_ /* ***************************************** * TPC0_CMDQ (Prototype: CMDQ) ***************************************** */ #define mmTPC0_CMDQ_GLBL_CFG0 0xE09000 #define mmTPC0_CMDQ_GLBL_CFG1 0xE09004 #define mmTPC0_CMDQ_GLBL_PROT 0xE09008 #define mmTPC0_CMDQ_GLBL_ERR_CFG 0xE0900C #define mmTPC0_CMDQ_GLBL_ERR_ADDR_LO 0xE09010 #define mmTPC0_CMDQ_GLBL_ERR_ADDR_HI 0xE09014 #define mmTPC0_CMDQ_GLBL_ERR_WDATA 0xE09018 #define mmTPC0_CMDQ_GLBL_SECURE_PROPS 0xE0901C #define mmTPC0_CMDQ_GLBL_NON_SECURE_PROPS 0xE09020 #define mmTPC0_CMDQ_GLBL_STS0 0xE09024 #define mmTPC0_CMDQ_GLBL_STS1 0xE09028 #define mmTPC0_CMDQ_CQ_CFG0 0xE090B0 #define mmTPC0_CMDQ_CQ_CFG1 0xE090B4 #define mmTPC0_CMDQ_CQ_ARUSER 0xE090B8 #define mmTPC0_CMDQ_CQ_PTR_LO 0xE090C0 #define mmTPC0_CMDQ_CQ_PTR_HI 0xE090C4 #define mmTPC0_CMDQ_CQ_TSIZE 0xE090C8 #define mmTPC0_CMDQ_CQ_CTL 0xE090CC #define mmTPC0_CMDQ_CQ_PTR_LO_STS 0xE090D4 #define mmTPC0_CMDQ_CQ_PTR_HI_STS 0xE090D8 #define mmTPC0_CMDQ_CQ_TSIZE_STS 0xE090DC #define mmTPC0_CMDQ_CQ_CTL_STS 0xE090E0 #define mmTPC0_CMDQ_CQ_STS0 0xE090E4 #define mmTPC0_CMDQ_CQ_STS1 0xE090E8 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_EN 0xE090F0 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_RST_TOKEN 0xE090F4 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_SAT 0xE090F8 #define mmTPC0_CMDQ_CQ_RD_RATE_LIM_TOUT 0xE090FC #define mmTPC0_CMDQ_CQ_IFIFO_CNT 0xE09108 #define mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_LO 0xE09120 #define mmTPC0_CMDQ_CP_MSG_BASE0_ADDR_HI 0xE09124 #define mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_LO 0xE09128 #define mmTPC0_CMDQ_CP_MSG_BASE1_ADDR_HI 0xE0912C #define mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_LO 0xE09130 #define mmTPC0_CMDQ_CP_MSG_BASE2_ADDR_HI 0xE09134 #define mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_LO 0xE09138 #define mmTPC0_CMDQ_CP_MSG_BASE3_ADDR_HI 0xE0913C #define mmTPC0_CMDQ_CP_LDMA_TSIZE_OFFSET 0xE09140 #define mmTPC0_CMDQ_CP_LDMA_SRC_BASE_LO_OFFSET 0xE09144 #define mmTPC0_CMDQ_CP_LDMA_SRC_BASE_HI_OFFSET 0xE09148 #define mmTPC0_CMDQ_CP_LDMA_DST_BASE_LO_OFFSET 0xE0914C #define mmTPC0_CMDQ_CP_LDMA_DST_BASE_HI_OFFSET 0xE09150 #define mmTPC0_CMDQ_CP_LDMA_COMMIT_OFFSET 0xE09154 #define mmTPC0_CMDQ_CP_FENCE0_RDATA 0xE09158 #define mmTPC0_CMDQ_CP_FENCE1_RDATA 0xE0915C #define mmTPC0_CMDQ_CP_FENCE2_RDATA 0xE09160 #define mmTPC0_CMDQ_CP_FENCE3_RDATA 0xE09164 #define mmTPC0_CMDQ_CP_FENCE0_CNT 0xE09168 #define mmTPC0_CMDQ_CP_FENCE1_CNT 0xE0916C #define mmTPC0_CMDQ_CP_FENCE2_CNT 0xE09170 #define mmTPC0_CMDQ_CP_FENCE3_CNT 0xE09174 #define mmTPC0_CMDQ_CP_STS 0xE09178 #define mmTPC0_CMDQ_CP_CURRENT_INST_LO 0xE0917C #define mmTPC0_CMDQ_CP_CURRENT_INST_HI 0xE09180 #define mmTPC0_CMDQ_CP_BARRIER_CFG 0xE09184 #define mmTPC0_CMDQ_CP_DBG_0 0xE09188 #define mmTPC0_CMDQ_CQ_BUF_ADDR 0xE09308 #define mmTPC0_CMDQ_CQ_BUF_RDATA 0xE0930C #endif /* ASIC_REG_TPC0_CMDQ_REGS_H_ */