1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 | /* SPDX-License-Identifier: GPL-2.0-or-later */ /* * wm8903.h - WM8903 audio codec interface * * Copyright 2008 Wolfson Microelectronics PLC. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> */ #ifndef _WM8903_H #define _WM8903_H #include <linux/i2c.h> extern int wm8903_mic_detect(struct snd_soc_component *component, struct snd_soc_jack *jack, int det, int shrt); /* * Register values. */ #define WM8903_SW_RESET_AND_ID 0x00 #define WM8903_REVISION_NUMBER 0x01 #define WM8903_BIAS_CONTROL_0 0x04 #define WM8903_VMID_CONTROL_0 0x05 #define WM8903_MIC_BIAS_CONTROL_0 0x06 #define WM8903_ANALOGUE_DAC_0 0x08 #define WM8903_ANALOGUE_ADC_0 0x0A #define WM8903_POWER_MANAGEMENT_0 0x0C #define WM8903_POWER_MANAGEMENT_1 0x0D #define WM8903_POWER_MANAGEMENT_2 0x0E #define WM8903_POWER_MANAGEMENT_3 0x0F #define WM8903_POWER_MANAGEMENT_4 0x10 #define WM8903_POWER_MANAGEMENT_5 0x11 #define WM8903_POWER_MANAGEMENT_6 0x12 #define WM8903_CLOCK_RATES_0 0x14 #define WM8903_CLOCK_RATES_1 0x15 #define WM8903_CLOCK_RATES_2 0x16 #define WM8903_AUDIO_INTERFACE_0 0x18 #define WM8903_AUDIO_INTERFACE_1 0x19 #define WM8903_AUDIO_INTERFACE_2 0x1A #define WM8903_AUDIO_INTERFACE_3 0x1B #define WM8903_DAC_DIGITAL_VOLUME_LEFT 0x1E #define WM8903_DAC_DIGITAL_VOLUME_RIGHT 0x1F #define WM8903_DAC_DIGITAL_0 0x20 #define WM8903_DAC_DIGITAL_1 0x21 #define WM8903_ADC_DIGITAL_VOLUME_LEFT 0x24 #define WM8903_ADC_DIGITAL_VOLUME_RIGHT 0x25 #define WM8903_ADC_DIGITAL_0 0x26 #define WM8903_DIGITAL_MICROPHONE_0 0x27 #define WM8903_DRC_0 0x28 #define WM8903_DRC_1 0x29 #define WM8903_DRC_2 0x2A #define WM8903_DRC_3 0x2B #define WM8903_ANALOGUE_LEFT_INPUT_0 0x2C #define WM8903_ANALOGUE_RIGHT_INPUT_0 0x2D #define WM8903_ANALOGUE_LEFT_INPUT_1 0x2E #define WM8903_ANALOGUE_RIGHT_INPUT_1 0x2F #define WM8903_ANALOGUE_LEFT_MIX_0 0x32 #define WM8903_ANALOGUE_RIGHT_MIX_0 0x33 #define WM8903_ANALOGUE_SPK_MIX_LEFT_0 0x34 #define WM8903_ANALOGUE_SPK_MIX_LEFT_1 0x35 #define WM8903_ANALOGUE_SPK_MIX_RIGHT_0 0x36 #define WM8903_ANALOGUE_SPK_MIX_RIGHT_1 0x37 #define WM8903_ANALOGUE_OUT1_LEFT 0x39 #define WM8903_ANALOGUE_OUT1_RIGHT 0x3A #define WM8903_ANALOGUE_OUT2_LEFT 0x3B #define WM8903_ANALOGUE_OUT2_RIGHT 0x3C #define WM8903_ANALOGUE_OUT3_LEFT 0x3E #define WM8903_ANALOGUE_OUT3_RIGHT 0x3F #define WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0 0x41 #define WM8903_DC_SERVO_0 0x43 #define WM8903_DC_SERVO_2 0x45 #define WM8903_DC_SERVO_4 0x47 #define WM8903_DC_SERVO_5 0x48 #define WM8903_DC_SERVO_6 0x49 #define WM8903_DC_SERVO_7 0x4A #define WM8903_DC_SERVO_READBACK_1 0x51 #define WM8903_DC_SERVO_READBACK_2 0x52 #define WM8903_DC_SERVO_READBACK_3 0x53 #define WM8903_DC_SERVO_READBACK_4 0x54 #define WM8903_ANALOGUE_HP_0 0x5A #define WM8903_ANALOGUE_LINEOUT_0 0x5E #define WM8903_CHARGE_PUMP_0 0x62 #define WM8903_CLASS_W_0 0x68 #define WM8903_WRITE_SEQUENCER_0 0x6C #define WM8903_WRITE_SEQUENCER_1 0x6D #define WM8903_WRITE_SEQUENCER_2 0x6E #define WM8903_WRITE_SEQUENCER_3 0x6F #define WM8903_WRITE_SEQUENCER_4 0x70 #define WM8903_CONTROL_INTERFACE 0x72 #define WM8903_GPIO_CONTROL_1 0x74 #define WM8903_GPIO_CONTROL_2 0x75 #define WM8903_GPIO_CONTROL_3 0x76 #define WM8903_GPIO_CONTROL_4 0x77 #define WM8903_GPIO_CONTROL_5 0x78 #define WM8903_INTERRUPT_STATUS_1 0x79 #define WM8903_INTERRUPT_STATUS_1_MASK 0x7A #define WM8903_INTERRUPT_POLARITY_1 0x7B #define WM8903_INTERRUPT_CONTROL 0x7E #define WM8903_CLOCK_RATE_TEST_4 0xA4 #define WM8903_ANALOGUE_OUTPUT_BIAS_0 0xAC #define WM8903_REGISTER_COUNT 75 #define WM8903_MAX_REGISTER 0xAC /* * Field Definitions. */ /* * R0 (0x00) - SW Reset and ID */ #define WM8903_SW_RESET_DEV_ID1_MASK 0xFFFF /* SW_RESET_DEV_ID1 - [15:0] */ #define WM8903_SW_RESET_DEV_ID1_SHIFT 0 /* SW_RESET_DEV_ID1 - [15:0] */ #define WM8903_SW_RESET_DEV_ID1_WIDTH 16 /* SW_RESET_DEV_ID1 - [15:0] */ /* * R1 (0x01) - Revision Number */ #define WM8903_CHIP_REV_MASK 0x000F /* CHIP_REV - [3:0] */ #define WM8903_CHIP_REV_SHIFT 0 /* CHIP_REV - [3:0] */ #define WM8903_CHIP_REV_WIDTH 4 /* CHIP_REV - [3:0] */ /* * R4 (0x04) - Bias Control 0 */ #define WM8903_POBCTRL 0x0010 /* POBCTRL */ #define WM8903_POBCTRL_MASK 0x0010 /* POBCTRL */ #define WM8903_POBCTRL_SHIFT 4 /* POBCTRL */ #define WM8903_POBCTRL_WIDTH 1 /* POBCTRL */ #define WM8903_ISEL_MASK 0x000C /* ISEL - [3:2] */ #define WM8903_ISEL_SHIFT 2 /* ISEL - [3:2] */ #define WM8903_ISEL_WIDTH 2 /* ISEL - [3:2] */ #define WM8903_STARTUP_BIAS_ENA 0x0002 /* STARTUP_BIAS_ENA */ #define WM8903_STARTUP_BIAS_ENA_MASK 0x0002 /* STARTUP_BIAS_ENA */ #define WM8903_STARTUP_BIAS_ENA_SHIFT 1 /* STARTUP_BIAS_ENA */ #define WM8903_STARTUP_BIAS_ENA_WIDTH 1 /* STARTUP_BIAS_ENA */ #define WM8903_BIAS_ENA 0x0001 /* BIAS_ENA */ #define WM8903_BIAS_ENA_MASK 0x0001 /* BIAS_ENA */ #define WM8903_BIAS_ENA_SHIFT 0 /* BIAS_ENA */ #define WM8903_BIAS_ENA_WIDTH 1 /* BIAS_ENA */ /* * R5 (0x05) - VMID Control 0 */ #define WM8903_VMID_TIE_ENA 0x0080 /* VMID_TIE_ENA */ #define WM8903_VMID_TIE_ENA_MASK 0x0080 /* VMID_TIE_ENA */ #define WM8903_VMID_TIE_ENA_SHIFT 7 /* VMID_TIE_ENA */ #define WM8903_VMID_TIE_ENA_WIDTH 1 /* VMID_TIE_ENA */ #define WM8903_BUFIO_ENA 0x0040 /* BUFIO_ENA */ #define WM8903_BUFIO_ENA_MASK 0x0040 /* BUFIO_ENA */ #define WM8903_BUFIO_ENA_SHIFT 6 /* BUFIO_ENA */ #define WM8903_BUFIO_ENA_WIDTH 1 /* BUFIO_ENA */ #define WM8903_VMID_IO_ENA 0x0020 /* VMID_IO_ENA */ #define WM8903_VMID_IO_ENA_MASK 0x0020 /* VMID_IO_ENA */ #define WM8903_VMID_IO_ENA_SHIFT 5 /* VMID_IO_ENA */ #define WM8903_VMID_IO_ENA_WIDTH 1 /* VMID_IO_ENA */ #define WM8903_VMID_SOFT_MASK 0x0018 /* VMID_SOFT - [4:3] */ #define WM8903_VMID_SOFT_SHIFT 3 /* VMID_SOFT - [4:3] */ #define WM8903_VMID_SOFT_WIDTH 2 /* VMID_SOFT - [4:3] */ #define WM8903_VMID_RES_MASK 0x0006 /* VMID_RES - [2:1] */ #define WM8903_VMID_RES_SHIFT 1 /* VMID_RES - [2:1] */ #define WM8903_VMID_RES_WIDTH 2 /* VMID_RES - [2:1] */ #define WM8903_VMID_BUF_ENA 0x0001 /* VMID_BUF_ENA */ #define WM8903_VMID_BUF_ENA_MASK 0x0001 /* VMID_BUF_ENA */ #define WM8903_VMID_BUF_ENA_SHIFT 0 /* VMID_BUF_ENA */ #define WM8903_VMID_BUF_ENA_WIDTH 1 /* VMID_BUF_ENA */ #define WM8903_VMID_RES_50K 2 #define WM8903_VMID_RES_250K 4 #define WM8903_VMID_RES_5K 6 /* * R8 (0x08) - Analogue DAC 0 */ #define WM8903_DACBIAS_SEL_MASK 0x0018 /* DACBIAS_SEL - [4:3] */ #define WM8903_DACBIAS_SEL_SHIFT 3 /* DACBIAS_SEL - [4:3] */ #define WM8903_DACBIAS_SEL_WIDTH 2 /* DACBIAS_SEL - [4:3] */ #define WM8903_DACVMID_BIAS_SEL_MASK 0x0006 /* DACVMID_BIAS_SEL - [2:1] */ #define WM8903_DACVMID_BIAS_SEL_SHIFT 1 /* DACVMID_BIAS_SEL - [2:1] */ #define WM8903_DACVMID_BIAS_SEL_WIDTH 2 /* DACVMID_BIAS_SEL - [2:1] */ /* * R10 (0x0A) - Analogue ADC 0 */ #define WM8903_ADC_OSR128 0x0001 /* ADC_OSR128 */ #define WM8903_ADC_OSR128_MASK 0x0001 /* ADC_OSR128 */ #define WM8903_ADC_OSR128_SHIFT 0 /* ADC_OSR128 */ #define WM8903_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */ /* * R12 (0x0C) - Power Management 0 */ #define WM8903_INL_ENA 0x0002 /* INL_ENA */ #define WM8903_INL_ENA_MASK 0x0002 /* INL_ENA */ #define WM8903_INL_ENA_SHIFT 1 /* INL_ENA */ #define WM8903_INL_ENA_WIDTH 1 /* INL_ENA */ #define WM8903_INR_ENA 0x0001 /* INR_ENA */ #define WM8903_INR_ENA_MASK 0x0001 /* INR_ENA */ #define WM8903_INR_ENA_SHIFT 0 /* INR_ENA */ #define WM8903_INR_ENA_WIDTH 1 /* INR_ENA */ /* * R13 (0x0D) - Power Management 1 */ #define WM8903_MIXOUTL_ENA 0x0002 /* MIXOUTL_ENA */ #define WM8903_MIXOUTL_ENA_MASK 0x0002 /* MIXOUTL_ENA */ #define WM8903_MIXOUTL_ENA_SHIFT 1 /* MIXOUTL_ENA */ #define WM8903_MIXOUTL_ENA_WIDTH 1 /* MIXOUTL_ENA */ #define WM8903_MIXOUTR_ENA 0x0001 /* MIXOUTR_ENA */ #define WM8903_MIXOUTR_ENA_MASK 0x0001 /* MIXOUTR_ENA */ #define WM8903_MIXOUTR_ENA_SHIFT 0 /* MIXOUTR_ENA */ #define WM8903_MIXOUTR_ENA_WIDTH 1 /* MIXOUTR_ENA */ /* * R14 (0x0E) - Power Management 2 */ #define WM8903_HPL_PGA_ENA 0x0002 /* HPL_PGA_ENA */ #define WM8903_HPL_PGA_ENA_MASK 0x0002 /* HPL_PGA_ENA */ #define WM8903_HPL_PGA_ENA_SHIFT 1 /* HPL_PGA_ENA */ #define WM8903_HPL_PGA_ENA_WIDTH 1 /* HPL_PGA_ENA */ #define WM8903_HPR_PGA_ENA 0x0001 /* HPR_PGA_ENA */ #define WM8903_HPR_PGA_ENA_MASK 0x0001 /* HPR_PGA_ENA */ #define WM8903_HPR_PGA_ENA_SHIFT 0 /* HPR_PGA_ENA */ #define WM8903_HPR_PGA_ENA_WIDTH 1 /* HPR_PGA_ENA */ /* * R15 (0x0F) - Power Management 3 */ #define WM8903_LINEOUTL_PGA_ENA 0x0002 /* LINEOUTL_PGA_ENA */ #define WM8903_LINEOUTL_PGA_ENA_MASK 0x0002 /* LINEOUTL_PGA_ENA */ #define WM8903_LINEOUTL_PGA_ENA_SHIFT 1 /* LINEOUTL_PGA_ENA */ #define WM8903_LINEOUTL_PGA_ENA_WIDTH 1 /* LINEOUTL_PGA_ENA */ #define WM8903_LINEOUTR_PGA_ENA 0x0001 /* LINEOUTR_PGA_ENA */ #define WM8903_LINEOUTR_PGA_ENA_MASK 0x0001 /* LINEOUTR_PGA_ENA */ #define WM8903_LINEOUTR_PGA_ENA_SHIFT 0 /* LINEOUTR_PGA_ENA */ #define WM8903_LINEOUTR_PGA_ENA_WIDTH 1 /* LINEOUTR_PGA_ENA */ /* * R16 (0x10) - Power Management 4 */ #define WM8903_MIXSPKL_ENA 0x0002 /* MIXSPKL_ENA */ #define WM8903_MIXSPKL_ENA_MASK 0x0002 /* MIXSPKL_ENA */ #define WM8903_MIXSPKL_ENA_SHIFT 1 /* MIXSPKL_ENA */ #define WM8903_MIXSPKL_ENA_WIDTH 1 /* MIXSPKL_ENA */ #define WM8903_MIXSPKR_ENA 0x0001 /* MIXSPKR_ENA */ #define WM8903_MIXSPKR_ENA_MASK 0x0001 /* MIXSPKR_ENA */ #define WM8903_MIXSPKR_ENA_SHIFT 0 /* MIXSPKR_ENA */ #define WM8903_MIXSPKR_ENA_WIDTH 1 /* MIXSPKR_ENA */ /* * R17 (0x11) - Power Management 5 */ #define WM8903_SPKL_ENA 0x0002 /* SPKL_ENA */ #define WM8903_SPKL_ENA_MASK 0x0002 /* SPKL_ENA */ #define WM8903_SPKL_ENA_SHIFT 1 /* SPKL_ENA */ #define WM8903_SPKL_ENA_WIDTH 1 /* SPKL_ENA */ #define WM8903_SPKR_ENA 0x0001 /* SPKR_ENA */ #define WM8903_SPKR_ENA_MASK 0x0001 /* SPKR_ENA */ #define WM8903_SPKR_ENA_SHIFT 0 /* SPKR_ENA */ #define WM8903_SPKR_ENA_WIDTH 1 /* SPKR_ENA */ /* * R18 (0x12) - Power Management 6 */ #define WM8903_DACL_ENA 0x0008 /* DACL_ENA */ #define WM8903_DACL_ENA_MASK 0x0008 /* DACL_ENA */ #define WM8903_DACL_ENA_SHIFT 3 /* DACL_ENA */ #define WM8903_DACL_ENA_WIDTH 1 /* DACL_ENA */ #define WM8903_DACR_ENA 0x0004 /* DACR_ENA */ #define WM8903_DACR_ENA_MASK 0x0004 /* DACR_ENA */ #define WM8903_DACR_ENA_SHIFT 2 /* DACR_ENA */ #define WM8903_DACR_ENA_WIDTH 1 /* DACR_ENA */ #define WM8903_ADCL_ENA 0x0002 /* ADCL_ENA */ #define WM8903_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */ #define WM8903_ADCL_ENA_SHIFT 1 /* ADCL_ENA */ #define WM8903_ADCL_ENA_WIDTH 1 /* ADCL_ENA */ #define WM8903_ADCR_ENA 0x0001 /* ADCR_ENA */ #define WM8903_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */ #define WM8903_ADCR_ENA_SHIFT 0 /* ADCR_ENA */ #define WM8903_ADCR_ENA_WIDTH 1 /* ADCR_ENA */ /* * R20 (0x14) - Clock Rates 0 */ #define WM8903_MCLKDIV2 0x0001 /* MCLKDIV2 */ #define WM8903_MCLKDIV2_MASK 0x0001 /* MCLKDIV2 */ #define WM8903_MCLKDIV2_SHIFT 0 /* MCLKDIV2 */ #define WM8903_MCLKDIV2_WIDTH 1 /* MCLKDIV2 */ /* * R21 (0x15) - Clock Rates 1 */ #define WM8903_CLK_SYS_RATE_MASK 0x3C00 /* CLK_SYS_RATE - [13:10] */ #define WM8903_CLK_SYS_RATE_SHIFT 10 /* CLK_SYS_RATE - [13:10] */ #define WM8903_CLK_SYS_RATE_WIDTH 4 /* CLK_SYS_RATE - [13:10] */ #define WM8903_CLK_SYS_MODE_MASK 0x0300 /* CLK_SYS_MODE - [9:8] */ #define WM8903_CLK_SYS_MODE_SHIFT 8 /* CLK_SYS_MODE - [9:8] */ #define WM8903_CLK_SYS_MODE_WIDTH 2 /* CLK_SYS_MODE - [9:8] */ #define WM8903_SAMPLE_RATE_MASK 0x000F /* SAMPLE_RATE - [3:0] */ #define WM8903_SAMPLE_RATE_SHIFT 0 /* SAMPLE_RATE - [3:0] */ #define WM8903_SAMPLE_RATE_WIDTH 4 /* SAMPLE_RATE - [3:0] */ /* * R22 (0x16) - Clock Rates 2 */ #define WM8903_CLK_SYS_ENA 0x0004 /* CLK_SYS_ENA */ #define WM8903_CLK_SYS_ENA_MASK 0x0004 /* CLK_SYS_ENA */ #define WM8903_CLK_SYS_ENA_SHIFT 2 /* CLK_SYS_ENA */ #define WM8903_CLK_SYS_ENA_WIDTH 1 /* CLK_SYS_ENA */ #define WM8903_CLK_DSP_ENA 0x0002 /* CLK_DSP_ENA */ #define WM8903_CLK_DSP_ENA_MASK 0x0002 /* CLK_DSP_ENA */ #define WM8903_CLK_DSP_ENA_SHIFT 1 /* CLK_DSP_ENA */ #define WM8903_CLK_DSP_ENA_WIDTH 1 /* CLK_DSP_ENA */ #define WM8903_TO_ENA 0x0001 /* TO_ENA */ #define WM8903_TO_ENA_MASK 0x0001 /* TO_ENA */ #define WM8903_TO_ENA_SHIFT 0 /* TO_ENA */ #define WM8903_TO_ENA_WIDTH 1 /* TO_ENA */ /* * R24 (0x18) - Audio Interface 0 */ #define WM8903_DACL_DATINV 0x1000 /* DACL_DATINV */ #define WM8903_DACL_DATINV_MASK 0x1000 /* DACL_DATINV */ #define WM8903_DACL_DATINV_SHIFT 12 /* DACL_DATINV */ #define WM8903_DACL_DATINV_WIDTH 1 /* DACL_DATINV */ #define WM8903_DACR_DATINV 0x0800 /* DACR_DATINV */ #define WM8903_DACR_DATINV_MASK 0x0800 /* DACR_DATINV */ #define WM8903_DACR_DATINV_SHIFT 11 /* DACR_DATINV */ #define WM8903_DACR_DATINV_WIDTH 1 /* DACR_DATINV */ #define WM8903_DAC_BOOST_MASK 0x0600 /* DAC_BOOST - [10:9] */ #define WM8903_DAC_BOOST_SHIFT 9 /* DAC_BOOST - [10:9] */ #define WM8903_DAC_BOOST_WIDTH 2 /* DAC_BOOST - [10:9] */ #define WM8903_LOOPBACK 0x0100 /* LOOPBACK */ #define WM8903_LOOPBACK_MASK 0x0100 /* LOOPBACK */ #define WM8903_LOOPBACK_SHIFT 8 /* LOOPBACK */ #define WM8903_LOOPBACK_WIDTH 1 /* LOOPBACK */ #define WM8903_AIFADCL_SRC 0x0080 /* AIFADCL_SRC */ #define WM8903_AIFADCL_SRC_MASK 0x0080 /* AIFADCL_SRC */ #define WM8903_AIFADCL_SRC_SHIFT 7 /* AIFADCL_SRC */ #define WM8903_AIFADCL_SRC_WIDTH 1 /* AIFADCL_SRC */ #define WM8903_AIFADCR_SRC 0x0040 /* AIFADCR_SRC */ #define WM8903_AIFADCR_SRC_MASK 0x0040 /* AIFADCR_SRC */ #define WM8903_AIFADCR_SRC_SHIFT 6 /* AIFADCR_SRC */ #define WM8903_AIFADCR_SRC_WIDTH 1 /* AIFADCR_SRC */ #define WM8903_AIFDACL_SRC 0x0020 /* AIFDACL_SRC */ #define WM8903_AIFDACL_SRC_MASK 0x0020 /* AIFDACL_SRC */ #define WM8903_AIFDACL_SRC_SHIFT 5 /* AIFDACL_SRC */ #define WM8903_AIFDACL_SRC_WIDTH 1 /* AIFDACL_SRC */ #define WM8903_AIFDACR_SRC 0x0010 /* AIFDACR_SRC */ #define WM8903_AIFDACR_SRC_MASK 0x0010 /* AIFDACR_SRC */ #define WM8903_AIFDACR_SRC_SHIFT 4 /* AIFDACR_SRC */ #define WM8903_AIFDACR_SRC_WIDTH 1 /* AIFDACR_SRC */ #define WM8903_ADC_COMP 0x0008 /* ADC_COMP */ #define WM8903_ADC_COMP_MASK 0x0008 /* ADC_COMP */ #define WM8903_ADC_COMP_SHIFT 3 /* ADC_COMP */ #define WM8903_ADC_COMP_WIDTH 1 /* ADC_COMP */ #define WM8903_ADC_COMPMODE 0x0004 /* ADC_COMPMODE */ #define WM8903_ADC_COMPMODE_MASK 0x0004 /* ADC_COMPMODE */ #define WM8903_ADC_COMPMODE_SHIFT 2 /* ADC_COMPMODE */ #define WM8903_ADC_COMPMODE_WIDTH 1 /* ADC_COMPMODE */ #define WM8903_DAC_COMP 0x0002 /* DAC_COMP */ #define WM8903_DAC_COMP_MASK 0x0002 /* DAC_COMP */ #define WM8903_DAC_COMP_SHIFT 1 /* DAC_COMP */ #define WM8903_DAC_COMP_WIDTH 1 /* DAC_COMP */ #define WM8903_DAC_COMPMODE 0x0001 /* DAC_COMPMODE */ #define WM8903_DAC_COMPMODE_MASK 0x0001 /* DAC_COMPMODE */ #define WM8903_DAC_COMPMODE_SHIFT 0 /* DAC_COMPMODE */ #define WM8903_DAC_COMPMODE_WIDTH 1 /* DAC_COMPMODE */ /* * R25 (0x19) - Audio Interface 1 */ #define WM8903_AIFDAC_TDM 0x2000 /* AIFDAC_TDM */ #define WM8903_AIFDAC_TDM_MASK 0x2000 /* AIFDAC_TDM */ #define WM8903_AIFDAC_TDM_SHIFT 13 /* AIFDAC_TDM */ #define WM8903_AIFDAC_TDM_WIDTH 1 /* AIFDAC_TDM */ #define WM8903_AIFDAC_TDM_CHAN 0x1000 /* AIFDAC_TDM_CHAN */ #define WM8903_AIFDAC_TDM_CHAN_MASK 0x1000 /* AIFDAC_TDM_CHAN */ #define WM8903_AIFDAC_TDM_CHAN_SHIFT 12 /* AIFDAC_TDM_CHAN */ #define WM8903_AIFDAC_TDM_CHAN_WIDTH 1 /* AIFDAC_TDM_CHAN */ #define WM8903_AIFADC_TDM 0x0800 /* AIFADC_TDM */ #define WM8903_AIFADC_TDM_MASK 0x0800 /* AIFADC_TDM */ #define WM8903_AIFADC_TDM_SHIFT 11 /* AIFADC_TDM */ #define WM8903_AIFADC_TDM_WIDTH 1 /* AIFADC_TDM */ #define WM8903_AIFADC_TDM_CHAN 0x0400 /* AIFADC_TDM_CHAN */ #define WM8903_AIFADC_TDM_CHAN_MASK 0x0400 /* AIFADC_TDM_CHAN */ #define WM8903_AIFADC_TDM_CHAN_SHIFT 10 /* AIFADC_TDM_CHAN */ #define WM8903_AIFADC_TDM_CHAN_WIDTH 1 /* AIFADC_TDM_CHAN */ #define WM8903_LRCLK_DIR 0x0200 /* LRCLK_DIR */ #define WM8903_LRCLK_DIR_MASK 0x0200 /* LRCLK_DIR */ #define WM8903_LRCLK_DIR_SHIFT 9 /* LRCLK_DIR */ #define WM8903_LRCLK_DIR_WIDTH 1 /* LRCLK_DIR */ #define WM8903_AIF_BCLK_INV 0x0080 /* AIF_BCLK_INV */ #define WM8903_AIF_BCLK_INV_MASK 0x0080 /* AIF_BCLK_INV */ #define WM8903_AIF_BCLK_INV_SHIFT 7 /* AIF_BCLK_INV */ #define WM8903_AIF_BCLK_INV_WIDTH 1 /* AIF_BCLK_INV */ #define WM8903_BCLK_DIR 0x0040 /* BCLK_DIR */ #define WM8903_BCLK_DIR_MASK 0x0040 /* BCLK_DIR */ #define WM8903_BCLK_DIR_SHIFT 6 /* BCLK_DIR */ #define WM8903_BCLK_DIR_WIDTH 1 /* BCLK_DIR */ #define WM8903_AIF_LRCLK_INV 0x0010 /* AIF_LRCLK_INV */ #define WM8903_AIF_LRCLK_INV_MASK 0x0010 /* AIF_LRCLK_INV */ #define WM8903_AIF_LRCLK_INV_SHIFT 4 /* AIF_LRCLK_INV */ #define WM8903_AIF_LRCLK_INV_WIDTH 1 /* AIF_LRCLK_INV */ #define WM8903_AIF_WL_MASK 0x000C /* AIF_WL - [3:2] */ #define WM8903_AIF_WL_SHIFT 2 /* AIF_WL - [3:2] */ #define WM8903_AIF_WL_WIDTH 2 /* AIF_WL - [3:2] */ #define WM8903_AIF_FMT_MASK 0x0003 /* AIF_FMT - [1:0] */ #define WM8903_AIF_FMT_SHIFT 0 /* AIF_FMT - [1:0] */ #define WM8903_AIF_FMT_WIDTH 2 /* AIF_FMT - [1:0] */ /* * R26 (0x1A) - Audio Interface 2 */ #define WM8903_BCLK_DIV_MASK 0x001F /* BCLK_DIV - [4:0] */ #define WM8903_BCLK_DIV_SHIFT 0 /* BCLK_DIV - [4:0] */ #define WM8903_BCLK_DIV_WIDTH 5 /* BCLK_DIV - [4:0] */ /* * R27 (0x1B) - Audio Interface 3 */ #define WM8903_LRCLK_RATE_MASK 0x07FF /* LRCLK_RATE - [10:0] */ #define WM8903_LRCLK_RATE_SHIFT 0 /* LRCLK_RATE - [10:0] */ #define WM8903_LRCLK_RATE_WIDTH 11 /* LRCLK_RATE - [10:0] */ /* * R30 (0x1E) - DAC Digital Volume Left */ #define WM8903_DACVU 0x0100 /* DACVU */ #define WM8903_DACVU_MASK 0x0100 /* DACVU */ #define WM8903_DACVU_SHIFT 8 /* DACVU */ #define WM8903_DACVU_WIDTH 1 /* DACVU */ #define WM8903_DACL_VOL_MASK 0x00FF /* DACL_VOL - [7:0] */ #define WM8903_DACL_VOL_SHIFT 0 /* DACL_VOL - [7:0] */ #define WM8903_DACL_VOL_WIDTH 8 /* DACL_VOL - [7:0] */ /* * R31 (0x1F) - DAC Digital Volume Right */ #define WM8903_DACVU 0x0100 /* DACVU */ #define WM8903_DACVU_MASK 0x0100 /* DACVU */ #define WM8903_DACVU_SHIFT 8 /* DACVU */ #define WM8903_DACVU_WIDTH 1 /* DACVU */ #define WM8903_DACR_VOL_MASK 0x00FF /* DACR_VOL - [7:0] */ #define WM8903_DACR_VOL_SHIFT 0 /* DACR_VOL - [7:0] */ #define WM8903_DACR_VOL_WIDTH 8 /* DACR_VOL - [7:0] */ /* * R32 (0x20) - DAC Digital 0 */ #define WM8903_ADCL_DAC_SVOL_MASK 0x0F00 /* ADCL_DAC_SVOL - [11:8] */ #define WM8903_ADCL_DAC_SVOL_SHIFT 8 /* ADCL_DAC_SVOL - [11:8] */ #define WM8903_ADCL_DAC_SVOL_WIDTH 4 /* ADCL_DAC_SVOL - [11:8] */ #define WM8903_ADCR_DAC_SVOL_MASK 0x00F0 /* ADCR_DAC_SVOL - [7:4] */ #define WM8903_ADCR_DAC_SVOL_SHIFT 4 /* ADCR_DAC_SVOL - [7:4] */ #define WM8903_ADCR_DAC_SVOL_WIDTH 4 /* ADCR_DAC_SVOL - [7:4] */ #define WM8903_ADC_TO_DACL_MASK 0x000C /* ADC_TO_DACL - [3:2] */ #define WM8903_ADC_TO_DACL_SHIFT 2 /* ADC_TO_DACL - [3:2] */ #define WM8903_ADC_TO_DACL_WIDTH 2 /* ADC_TO_DACL - [3:2] */ #define WM8903_ADC_TO_DACR_MASK 0x0003 /* ADC_TO_DACR - [1:0] */ #define WM8903_ADC_TO_DACR_SHIFT 0 /* ADC_TO_DACR - [1:0] */ #define WM8903_ADC_TO_DACR_WIDTH 2 /* ADC_TO_DACR - [1:0] */ /* * R33 (0x21) - DAC Digital 1 */ #define WM8903_DAC_MONO 0x1000 /* DAC_MONO */ #define WM8903_DAC_MONO_MASK 0x1000 /* DAC_MONO */ #define WM8903_DAC_MONO_SHIFT 12 /* DAC_MONO */ #define WM8903_DAC_MONO_WIDTH 1 /* DAC_MONO */ #define WM8903_DAC_SB_FILT 0x0800 /* DAC_SB_FILT */ #define WM8903_DAC_SB_FILT_MASK 0x0800 /* DAC_SB_FILT */ #define WM8903_DAC_SB_FILT_SHIFT 11 /* DAC_SB_FILT */ #define WM8903_DAC_SB_FILT_WIDTH 1 /* DAC_SB_FILT */ #define WM8903_DAC_MUTERATE 0x0400 /* DAC_MUTERATE */ #define WM8903_DAC_MUTERATE_MASK 0x0400 /* DAC_MUTERATE */ #define WM8903_DAC_MUTERATE_SHIFT 10 /* DAC_MUTERATE */ #define WM8903_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */ #define WM8903_DAC_MUTEMODE 0x0200 /* DAC_MUTEMODE */ #define WM8903_DAC_MUTEMODE_MASK 0x0200 /* DAC_MUTEMODE */ #define WM8903_DAC_MUTEMODE_SHIFT 9 /* DAC_MUTEMODE */ #define WM8903_DAC_MUTEMODE_WIDTH 1 /* DAC_MUTEMODE */ #define WM8903_DAC_MUTE 0x0008 /* DAC_MUTE */ #define WM8903_DAC_MUTE_MASK 0x0008 /* DAC_MUTE */ #define WM8903_DAC_MUTE_SHIFT 3 /* DAC_MUTE */ #define WM8903_DAC_MUTE_WIDTH 1 /* DAC_MUTE */ #define WM8903_DEEMPH_MASK 0x0006 /* DEEMPH - [2:1] */ #define WM8903_DEEMPH_SHIFT 1 /* DEEMPH - [2:1] */ #define WM8903_DEEMPH_WIDTH 2 /* DEEMPH - [2:1] */ /* * R36 (0x24) - ADC Digital Volume Left */ #define WM8903_ADCVU 0x0100 /* ADCVU */ #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ #define WM8903_ADCL_VOL_MASK 0x00FF /* ADCL_VOL - [7:0] */ #define WM8903_ADCL_VOL_SHIFT 0 /* ADCL_VOL - [7:0] */ #define WM8903_ADCL_VOL_WIDTH 8 /* ADCL_VOL - [7:0] */ /* * R37 (0x25) - ADC Digital Volume Right */ #define WM8903_ADCVU 0x0100 /* ADCVU */ #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ #define WM8903_ADCR_VOL_MASK 0x00FF /* ADCR_VOL - [7:0] */ #define WM8903_ADCR_VOL_SHIFT 0 /* ADCR_VOL - [7:0] */ #define WM8903_ADCR_VOL_WIDTH 8 /* ADCR_VOL - [7:0] */ /* * R38 (0x26) - ADC Digital 0 */ #define WM8903_ADC_HPF_CUT_MASK 0x0060 /* ADC_HPF_CUT - [6:5] */ #define WM8903_ADC_HPF_CUT_SHIFT 5 /* ADC_HPF_CUT - [6:5] */ #define WM8903_ADC_HPF_CUT_WIDTH 2 /* ADC_HPF_CUT - [6:5] */ #define WM8903_ADC_HPF_ENA 0x0010 /* ADC_HPF_ENA */ #define WM8903_ADC_HPF_ENA_MASK 0x0010 /* ADC_HPF_ENA */ #define WM8903_ADC_HPF_ENA_SHIFT 4 /* ADC_HPF_ENA */ #define WM8903_ADC_HPF_ENA_WIDTH 1 /* ADC_HPF_ENA */ #define WM8903_ADCL_DATINV 0x0002 /* ADCL_DATINV */ #define WM8903_ADCL_DATINV_MASK 0x0002 /* ADCL_DATINV */ #define WM8903_ADCL_DATINV_SHIFT 1 /* ADCL_DATINV */ #define WM8903_ADCL_DATINV_WIDTH 1 /* ADCL_DATINV */ #define WM8903_ADCR_DATINV 0x0001 /* ADCR_DATINV */ #define WM8903_ADCR_DATINV_MASK 0x0001 /* ADCR_DATINV */ #define WM8903_ADCR_DATINV_SHIFT 0 /* ADCR_DATINV */ #define WM8903_ADCR_DATINV_WIDTH 1 /* ADCR_DATINV */ /* * R39 (0x27) - Digital Microphone 0 */ #define WM8903_DIGMIC_MODE_SEL 0x0100 /* DIGMIC_MODE_SEL */ #define WM8903_DIGMIC_MODE_SEL_MASK 0x0100 /* DIGMIC_MODE_SEL */ #define WM8903_DIGMIC_MODE_SEL_SHIFT 8 /* DIGMIC_MODE_SEL */ #define WM8903_DIGMIC_MODE_SEL_WIDTH 1 /* DIGMIC_MODE_SEL */ #define WM8903_DIGMIC_CLK_SEL_L_MASK 0x00C0 /* DIGMIC_CLK_SEL_L - [7:6] */ #define WM8903_DIGMIC_CLK_SEL_L_SHIFT 6 /* DIGMIC_CLK_SEL_L - [7:6] */ #define WM8903_DIGMIC_CLK_SEL_L_WIDTH 2 /* DIGMIC_CLK_SEL_L - [7:6] */ #define WM8903_DIGMIC_CLK_SEL_R_MASK 0x0030 /* DIGMIC_CLK_SEL_R - [5:4] */ #define WM8903_DIGMIC_CLK_SEL_R_SHIFT 4 /* DIGMIC_CLK_SEL_R - [5:4] */ #define WM8903_DIGMIC_CLK_SEL_R_WIDTH 2 /* DIGMIC_CLK_SEL_R - [5:4] */ #define WM8903_DIGMIC_CLK_SEL_RT_MASK 0x000C /* DIGMIC_CLK_SEL_RT - [3:2] */ #define WM8903_DIGMIC_CLK_SEL_RT_SHIFT 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ #define WM8903_DIGMIC_CLK_SEL_RT_WIDTH 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ #define WM8903_DIGMIC_CLK_SEL_MASK 0x0003 /* DIGMIC_CLK_SEL - [1:0] */ #define WM8903_DIGMIC_CLK_SEL_SHIFT 0 /* DIGMIC_CLK_SEL - [1:0] */ #define WM8903_DIGMIC_CLK_SEL_WIDTH 2 /* DIGMIC_CLK_SEL - [1:0] */ /* * R40 (0x28) - DRC 0 */ #define WM8903_DRC_ENA 0x8000 /* DRC_ENA */ #define WM8903_DRC_ENA_MASK 0x8000 /* DRC_ENA */ #define WM8903_DRC_ENA_SHIFT 15 /* DRC_ENA */ #define WM8903_DRC_ENA_WIDTH 1 /* DRC_ENA */ #define WM8903_DRC_THRESH_HYST_MASK 0x1800 /* DRC_THRESH_HYST - [12:11] */ #define WM8903_DRC_THRESH_HYST_SHIFT 11 /* DRC_THRESH_HYST - [12:11] */ #define WM8903_DRC_THRESH_HYST_WIDTH 2 /* DRC_THRESH_HYST - [12:11] */ #define WM8903_DRC_STARTUP_GAIN_MASK 0x07C0 /* DRC_STARTUP_GAIN - [10:6] */ #define WM8903_DRC_STARTUP_GAIN_SHIFT 6 /* DRC_STARTUP_GAIN - [10:6] */ #define WM8903_DRC_STARTUP_GAIN_WIDTH 5 /* DRC_STARTUP_GAIN - [10:6] */ #define WM8903_DRC_FF_DELAY 0x0020 /* DRC_FF_DELAY */ #define WM8903_DRC_FF_DELAY_MASK 0x0020 /* DRC_FF_DELAY */ #define WM8903_DRC_FF_DELAY_SHIFT 5 /* DRC_FF_DELAY */ #define WM8903_DRC_FF_DELAY_WIDTH 1 /* DRC_FF_DELAY */ #define WM8903_DRC_SMOOTH_ENA 0x0008 /* DRC_SMOOTH_ENA */ #define WM8903_DRC_SMOOTH_ENA_MASK 0x0008 /* DRC_SMOOTH_ENA */ #define WM8903_DRC_SMOOTH_ENA_SHIFT 3 /* DRC_SMOOTH_ENA */ #define WM8903_DRC_SMOOTH_ENA_WIDTH 1 /* DRC_SMOOTH_ENA */ #define WM8903_DRC_QR_ENA 0x0004 /* DRC_QR_ENA */ #define WM8903_DRC_QR_ENA_MASK 0x0004 /* DRC_QR_ENA */ #define WM8903_DRC_QR_ENA_SHIFT 2 /* DRC_QR_ENA */ #define WM8903_DRC_QR_ENA_WIDTH 1 /* DRC_QR_ENA */ #define WM8903_DRC_ANTICLIP_ENA 0x0002 /* DRC_ANTICLIP_ENA */ #define WM8903_DRC_ANTICLIP_ENA_MASK 0x0002 /* DRC_ANTICLIP_ENA */ #define WM8903_DRC_ANTICLIP_ENA_SHIFT 1 /* DRC_ANTICLIP_ENA */ #define WM8903_DRC_ANTICLIP_ENA_WIDTH 1 /* DRC_ANTICLIP_ENA */ #define WM8903_DRC_HYST_ENA 0x0001 /* DRC_HYST_ENA */ #define WM8903_DRC_HYST_ENA_MASK 0x0001 /* DRC_HYST_ENA */ #define WM8903_DRC_HYST_ENA_SHIFT 0 /* DRC_HYST_ENA */ #define WM8903_DRC_HYST_ENA_WIDTH 1 /* DRC_HYST_ENA */ /* * R41 (0x29) - DRC 1 */ #define WM8903_DRC_ATTACK_RATE_MASK 0xF000 /* DRC_ATTACK_RATE - [15:12] */ #define WM8903_DRC_ATTACK_RATE_SHIFT 12 /* DRC_ATTACK_RATE - [15:12] */ #define WM8903_DRC_ATTACK_RATE_WIDTH 4 /* DRC_ATTACK_RATE - [15:12] */ #define WM8903_DRC_DECAY_RATE_MASK 0x0F00 /* DRC_DECAY_RATE - [11:8] */ #define WM8903_DRC_DECAY_RATE_SHIFT 8 /* DRC_DECAY_RATE - [11:8] */ #define WM8903_DRC_DECAY_RATE_WIDTH 4 /* DRC_DECAY_RATE - [11:8] */ #define WM8903_DRC_THRESH_QR_MASK 0x00C0 /* DRC_THRESH_QR - [7:6] */ #define WM8903_DRC_THRESH_QR_SHIFT 6 /* DRC_THRESH_QR - [7:6] */ #define WM8903_DRC_THRESH_QR_WIDTH 2 /* DRC_THRESH_QR - [7:6] */ #define WM8903_DRC_RATE_QR_MASK 0x0030 /* DRC_RATE_QR - [5:4] */ #define WM8903_DRC_RATE_QR_SHIFT 4 /* DRC_RATE_QR - [5:4] */ #define WM8903_DRC_RATE_QR_WIDTH 2 /* DRC_RATE_QR - [5:4] */ #define WM8903_DRC_MINGAIN_MASK 0x000C /* DRC_MINGAIN - [3:2] */ #define WM8903_DRC_MINGAIN_SHIFT 2 /* DRC_MINGAIN - [3:2] */ #define WM8903_DRC_MINGAIN_WIDTH 2 /* DRC_MINGAIN - [3:2] */ #define WM8903_DRC_MAXGAIN_MASK 0x0003 /* DRC_MAXGAIN - [1:0] */ #define WM8903_DRC_MAXGAIN_SHIFT 0 /* DRC_MAXGAIN - [1:0] */ #define WM8903_DRC_MAXGAIN_WIDTH 2 /* DRC_MAXGAIN - [1:0] */ /* * R42 (0x2A) - DRC 2 */ #define WM8903_DRC_R0_SLOPE_COMP_MASK 0x0038 /* DRC_R0_SLOPE_COMP - [5:3] */ #define WM8903_DRC_R0_SLOPE_COMP_SHIFT 3 /* DRC_R0_SLOPE_COMP - [5:3] */ #define WM8903_DRC_R0_SLOPE_COMP_WIDTH 3 /* DRC_R0_SLOPE_COMP - [5:3] */ #define WM8903_DRC_R1_SLOPE_COMP_MASK 0x0007 /* DRC_R1_SLOPE_COMP - [2:0] */ #define WM8903_DRC_R1_SLOPE_COMP_SHIFT 0 /* DRC_R1_SLOPE_COMP - [2:0] */ #define WM8903_DRC_R1_SLOPE_COMP_WIDTH 3 /* DRC_R1_SLOPE_COMP - [2:0] */ /* * R43 (0x2B) - DRC 3 */ #define WM8903_DRC_THRESH_COMP_MASK 0x07E0 /* DRC_THRESH_COMP - [10:5] */ #define WM8903_DRC_THRESH_COMP_SHIFT 5 /* DRC_THRESH_COMP - [10:5] */ #define WM8903_DRC_THRESH_COMP_WIDTH 6 /* DRC_THRESH_COMP - [10:5] */ #define WM8903_DRC_AMP_COMP_MASK 0x001F /* DRC_AMP_COMP - [4:0] */ #define WM8903_DRC_AMP_COMP_SHIFT 0 /* DRC_AMP_COMP - [4:0] */ #define WM8903_DRC_AMP_COMP_WIDTH 5 /* DRC_AMP_COMP - [4:0] */ /* * R44 (0x2C) - Analogue Left Input 0 */ #define WM8903_LINMUTE 0x0080 /* LINMUTE */ #define WM8903_LINMUTE_MASK 0x0080 /* LINMUTE */ #define WM8903_LINMUTE_SHIFT 7 /* LINMUTE */ #define WM8903_LINMUTE_WIDTH 1 /* LINMUTE */ #define WM8903_LIN_VOL_MASK 0x001F /* LIN_VOL - [4:0] */ #define WM8903_LIN_VOL_SHIFT 0 /* LIN_VOL - [4:0] */ #define WM8903_LIN_VOL_WIDTH 5 /* LIN_VOL - [4:0] */ /* * R45 (0x2D) - Analogue Right Input 0 */ #define WM8903_RINMUTE 0x0080 /* RINMUTE */ #define WM8903_RINMUTE_MASK 0x0080 /* RINMUTE */ #define WM8903_RINMUTE_SHIFT 7 /* RINMUTE */ #define WM8903_RINMUTE_WIDTH 1 /* RINMUTE */ #define WM8903_RIN_VOL_MASK 0x001F /* RIN_VOL - [4:0] */ #define WM8903_RIN_VOL_SHIFT 0 /* RIN_VOL - [4:0] */ #define WM8903_RIN_VOL_WIDTH 5 /* RIN_VOL - [4:0] */ /* * R46 (0x2E) - Analogue Left Input 1 */ #define WM8903_INL_CM_ENA 0x0040 /* INL_CM_ENA */ #define WM8903_INL_CM_ENA_MASK 0x0040 /* INL_CM_ENA */ #define WM8903_INL_CM_ENA_SHIFT 6 /* INL_CM_ENA */ #define WM8903_INL_CM_ENA_WIDTH 1 /* INL_CM_ENA */ #define WM8903_L_IP_SEL_N_MASK 0x0030 /* L_IP_SEL_N - [5:4] */ #define WM8903_L_IP_SEL_N_SHIFT 4 /* L_IP_SEL_N - [5:4] */ #define WM8903_L_IP_SEL_N_WIDTH 2 /* L_IP_SEL_N - [5:4] */ #define WM8903_L_IP_SEL_P_MASK 0x000C /* L_IP_SEL_P - [3:2] */ #define WM8903_L_IP_SEL_P_SHIFT 2 /* L_IP_SEL_P - [3:2] */ #define WM8903_L_IP_SEL_P_WIDTH 2 /* L_IP_SEL_P - [3:2] */ #define WM8903_L_MODE_MASK 0x0003 /* L_MODE - [1:0] */ #define WM8903_L_MODE_SHIFT 0 /* L_MODE - [1:0] */ #define WM8903_L_MODE_WIDTH 2 /* L_MODE - [1:0] */ /* * R47 (0x2F) - Analogue Right Input 1 */ #define WM8903_INR_CM_ENA 0x0040 /* INR_CM_ENA */ #define WM8903_INR_CM_ENA_MASK 0x0040 /* INR_CM_ENA */ #define WM8903_INR_CM_ENA_SHIFT 6 /* INR_CM_ENA */ #define WM8903_INR_CM_ENA_WIDTH 1 /* INR_CM_ENA */ #define WM8903_R_IP_SEL_N_MASK 0x0030 /* R_IP_SEL_N - [5:4] */ #define WM8903_R_IP_SEL_N_SHIFT 4 /* R_IP_SEL_N - [5:4] */ #define WM8903_R_IP_SEL_N_WIDTH 2 /* R_IP_SEL_N - [5:4] */ #define WM8903_R_IP_SEL_P_MASK 0x000C /* R_IP_SEL_P - [3:2] */ #define WM8903_R_IP_SEL_P_SHIFT 2 /* R_IP_SEL_P - [3:2] */ #define WM8903_R_IP_SEL_P_WIDTH 2 /* R_IP_SEL_P - [3:2] */ #define WM8903_R_MODE_MASK 0x0003 /* R_MODE - [1:0] */ #define WM8903_R_MODE_SHIFT 0 /* R_MODE - [1:0] */ #define WM8903_R_MODE_WIDTH 2 /* R_MODE - [1:0] */ /* * R50 (0x32) - Analogue Left Mix 0 */ #define WM8903_DACL_TO_MIXOUTL 0x0008 /* DACL_TO_MIXOUTL */ #define WM8903_DACL_TO_MIXOUTL_MASK 0x0008 /* DACL_TO_MIXOUTL */ #define WM8903_DACL_TO_MIXOUTL_SHIFT 3 /* DACL_TO_MIXOUTL */ #define WM8903_DACL_TO_MIXOUTL_WIDTH 1 /* DACL_TO_MIXOUTL */ #define WM8903_DACR_TO_MIXOUTL 0x0004 /* DACR_TO_MIXOUTL */ #define WM8903_DACR_TO_MIXOUTL_MASK 0x0004 /* DACR_TO_MIXOUTL */ #define WM8903_DACR_TO_MIXOUTL_SHIFT 2 /* DACR_TO_MIXOUTL */ #define WM8903_DACR_TO_MIXOUTL_WIDTH 1 /* DACR_TO_MIXOUTL */ #define WM8903_BYPASSL_TO_MIXOUTL 0x0002 /* BYPASSL_TO_MIXOUTL */ #define WM8903_BYPASSL_TO_MIXOUTL_MASK 0x0002 /* BYPASSL_TO_MIXOUTL */ #define WM8903_BYPASSL_TO_MIXOUTL_SHIFT 1 /* BYPASSL_TO_MIXOUTL */ #define WM8903_BYPASSL_TO_MIXOUTL_WIDTH 1 /* BYPASSL_TO_MIXOUTL */ #define WM8903_BYPASSR_TO_MIXOUTL 0x0001 /* BYPASSR_TO_MIXOUTL */ #define WM8903_BYPASSR_TO_MIXOUTL_MASK 0x0001 /* BYPASSR_TO_MIXOUTL */ #define WM8903_BYPASSR_TO_MIXOUTL_SHIFT 0 /* BYPASSR_TO_MIXOUTL */ #define WM8903_BYPASSR_TO_MIXOUTL_WIDTH 1 /* BYPASSR_TO_MIXOUTL */ /* * R51 (0x33) - Analogue Right Mix 0 */ #define WM8903_DACL_TO_MIXOUTR 0x0008 /* DACL_TO_MIXOUTR */ #define WM8903_DACL_TO_MIXOUTR_MASK 0x0008 /* DACL_TO_MIXOUTR */ #define WM8903_DACL_TO_MIXOUTR_SHIFT 3 /* DACL_TO_MIXOUTR */ #define WM8903_DACL_TO_MIXOUTR_WIDTH 1 /* DACL_TO_MIXOUTR */ #define WM8903_DACR_TO_MIXOUTR 0x0004 /* DACR_TO_MIXOUTR */ #define WM8903_DACR_TO_MIXOUTR_MASK 0x0004 /* DACR_TO_MIXOUTR */ #define WM8903_DACR_TO_MIXOUTR_SHIFT 2 /* DACR_TO_MIXOUTR */ #define WM8903_DACR_TO_MIXOUTR_WIDTH 1 /* DACR_TO_MIXOUTR */ #define WM8903_BYPASSL_TO_MIXOUTR 0x0002 /* BYPASSL_TO_MIXOUTR */ #define WM8903_BYPASSL_TO_MIXOUTR_MASK 0x0002 /* BYPASSL_TO_MIXOUTR */ #define WM8903_BYPASSL_TO_MIXOUTR_SHIFT 1 /* BYPASSL_TO_MIXOUTR */ #define WM8903_BYPASSL_TO_MIXOUTR_WIDTH 1 /* BYPASSL_TO_MIXOUTR */ #define WM8903_BYPASSR_TO_MIXOUTR 0x0001 /* BYPASSR_TO_MIXOUTR */ #define WM8903_BYPASSR_TO_MIXOUTR_MASK 0x0001 /* BYPASSR_TO_MIXOUTR */ #define WM8903_BYPASSR_TO_MIXOUTR_SHIFT 0 /* BYPASSR_TO_MIXOUTR */ #define WM8903_BYPASSR_TO_MIXOUTR_WIDTH 1 /* BYPASSR_TO_MIXOUTR */ /* * R52 (0x34) - Analogue Spk Mix Left 0 */ #define WM8903_DACL_TO_MIXSPKL 0x0008 /* DACL_TO_MIXSPKL */ #define WM8903_DACL_TO_MIXSPKL_MASK 0x0008 /* DACL_TO_MIXSPKL */ #define WM8903_DACL_TO_MIXSPKL_SHIFT 3 /* DACL_TO_MIXSPKL */ #define WM8903_DACL_TO_MIXSPKL_WIDTH 1 /* DACL_TO_MIXSPKL */ #define WM8903_DACR_TO_MIXSPKL 0x0004 /* DACR_TO_MIXSPKL */ #define WM8903_DACR_TO_MIXSPKL_MASK 0x0004 /* DACR_TO_MIXSPKL */ #define WM8903_DACR_TO_MIXSPKL_SHIFT 2 /* DACR_TO_MIXSPKL */ #define WM8903_DACR_TO_MIXSPKL_WIDTH 1 /* DACR_TO_MIXSPKL */ #define WM8903_BYPASSL_TO_MIXSPKL 0x0002 /* BYPASSL_TO_MIXSPKL */ #define WM8903_BYPASSL_TO_MIXSPKL_MASK 0x0002 /* BYPASSL_TO_MIXSPKL */ #define WM8903_BYPASSL_TO_MIXSPKL_SHIFT 1 /* BYPASSL_TO_MIXSPKL */ #define WM8903_BYPASSL_TO_MIXSPKL_WIDTH 1 /* BYPASSL_TO_MIXSPKL */ #define WM8903_BYPASSR_TO_MIXSPKL 0x0001 /* BYPASSR_TO_MIXSPKL */ #define WM8903_BYPASSR_TO_MIXSPKL_MASK 0x0001 /* BYPASSR_TO_MIXSPKL */ #define WM8903_BYPASSR_TO_MIXSPKL_SHIFT 0 /* BYPASSR_TO_MIXSPKL */ #define WM8903_BYPASSR_TO_MIXSPKL_WIDTH 1 /* BYPASSR_TO_MIXSPKL */ /* * R53 (0x35) - Analogue Spk Mix Left 1 */ #define WM8903_DACL_MIXSPKL_VOL 0x0008 /* DACL_MIXSPKL_VOL */ #define WM8903_DACL_MIXSPKL_VOL_MASK 0x0008 /* DACL_MIXSPKL_VOL */ #define WM8903_DACL_MIXSPKL_VOL_SHIFT 3 /* DACL_MIXSPKL_VOL */ #define WM8903_DACL_MIXSPKL_VOL_WIDTH 1 /* DACL_MIXSPKL_VOL */ #define WM8903_DACR_MIXSPKL_VOL 0x0004 /* DACR_MIXSPKL_VOL */ #define WM8903_DACR_MIXSPKL_VOL_MASK 0x0004 /* DACR_MIXSPKL_VOL */ #define WM8903_DACR_MIXSPKL_VOL_SHIFT 2 /* DACR_MIXSPKL_VOL */ #define WM8903_DACR_MIXSPKL_VOL_WIDTH 1 /* DACR_MIXSPKL_VOL */ #define WM8903_BYPASSL_MIXSPKL_VOL 0x0002 /* BYPASSL_MIXSPKL_VOL */ #define WM8903_BYPASSL_MIXSPKL_VOL_MASK 0x0002 /* BYPASSL_MIXSPKL_VOL */ #define WM8903_BYPASSL_MIXSPKL_VOL_SHIFT 1 /* BYPASSL_MIXSPKL_VOL */ #define WM8903_BYPASSL_MIXSPKL_VOL_WIDTH 1 /* BYPASSL_MIXSPKL_VOL */ #define WM8903_BYPASSR_MIXSPKL_VOL 0x0001 /* BYPASSR_MIXSPKL_VOL */ #define WM8903_BYPASSR_MIXSPKL_VOL_MASK 0x0001 /* BYPASSR_MIXSPKL_VOL */ #define WM8903_BYPASSR_MIXSPKL_VOL_SHIFT 0 /* BYPASSR_MIXSPKL_VOL */ #define WM8903_BYPASSR_MIXSPKL_VOL_WIDTH 1 /* BYPASSR_MIXSPKL_VOL */ /* * R54 (0x36) - Analogue Spk Mix Right 0 */ #define WM8903_DACL_TO_MIXSPKR 0x0008 /* DACL_TO_MIXSPKR */ #define WM8903_DACL_TO_MIXSPKR_MASK 0x0008 /* DACL_TO_MIXSPKR */ #define WM8903_DACL_TO_MIXSPKR_SHIFT 3 /* DACL_TO_MIXSPKR */ #define WM8903_DACL_TO_MIXSPKR_WIDTH 1 /* DACL_TO_MIXSPKR */ #define WM8903_DACR_TO_MIXSPKR 0x0004 /* DACR_TO_MIXSPKR */ #define WM8903_DACR_TO_MIXSPKR_MASK 0x0004 /* DACR_TO_MIXSPKR */ #define WM8903_DACR_TO_MIXSPKR_SHIFT 2 /* DACR_TO_MIXSPKR */ #define WM8903_DACR_TO_MIXSPKR_WIDTH 1 /* DACR_TO_MIXSPKR */ #define WM8903_BYPASSL_TO_MIXSPKR 0x0002 /* BYPASSL_TO_MIXSPKR */ #define WM8903_BYPASSL_TO_MIXSPKR_MASK 0x0002 /* BYPASSL_TO_MIXSPKR */ #define WM8903_BYPASSL_TO_MIXSPKR_SHIFT 1 /* BYPASSL_TO_MIXSPKR */ #define WM8903_BYPASSL_TO_MIXSPKR_WIDTH 1 /* BYPASSL_TO_MIXSPKR */ #define WM8903_BYPASSR_TO_MIXSPKR 0x0001 /* BYPASSR_TO_MIXSPKR */ #define WM8903_BYPASSR_TO_MIXSPKR_MASK 0x0001 /* BYPASSR_TO_MIXSPKR */ #define WM8903_BYPASSR_TO_MIXSPKR_SHIFT 0 /* BYPASSR_TO_MIXSPKR */ #define WM8903_BYPASSR_TO_MIXSPKR_WIDTH 1 /* BYPASSR_TO_MIXSPKR */ /* * R55 (0x37) - Analogue Spk Mix Right 1 */ #define WM8903_DACL_MIXSPKR_VOL 0x0008 /* DACL_MIXSPKR_VOL */ #define WM8903_DACL_MIXSPKR_VOL_MASK 0x0008 /* DACL_MIXSPKR_VOL */ #define WM8903_DACL_MIXSPKR_VOL_SHIFT 3 /* DACL_MIXSPKR_VOL */ #define WM8903_DACL_MIXSPKR_VOL_WIDTH 1 /* DACL_MIXSPKR_VOL */ #define WM8903_DACR_MIXSPKR_VOL 0x0004 /* DACR_MIXSPKR_VOL */ #define WM8903_DACR_MIXSPKR_VOL_MASK 0x0004 /* DACR_MIXSPKR_VOL */ #define WM8903_DACR_MIXSPKR_VOL_SHIFT 2 /* DACR_MIXSPKR_VOL */ #define WM8903_DACR_MIXSPKR_VOL_WIDTH 1 /* DACR_MIXSPKR_VOL */ #define WM8903_BYPASSL_MIXSPKR_VOL 0x0002 /* BYPASSL_MIXSPKR_VOL */ #define WM8903_BYPASSL_MIXSPKR_VOL_MASK 0x0002 /* BYPASSL_MIXSPKR_VOL */ #define WM8903_BYPASSL_MIXSPKR_VOL_SHIFT 1 /* BYPASSL_MIXSPKR_VOL */ #define WM8903_BYPASSL_MIXSPKR_VOL_WIDTH 1 /* BYPASSL_MIXSPKR_VOL */ #define WM8903_BYPASSR_MIXSPKR_VOL 0x0001 /* BYPASSR_MIXSPKR_VOL */ #define WM8903_BYPASSR_MIXSPKR_VOL_MASK 0x0001 /* BYPASSR_MIXSPKR_VOL */ #define WM8903_BYPASSR_MIXSPKR_VOL_SHIFT 0 /* BYPASSR_MIXSPKR_VOL */ #define WM8903_BYPASSR_MIXSPKR_VOL_WIDTH 1 /* BYPASSR_MIXSPKR_VOL */ /* * R57 (0x39) - Analogue OUT1 Left */ #define WM8903_HPL_MUTE 0x0100 /* HPL_MUTE */ #define WM8903_HPL_MUTE_MASK 0x0100 /* HPL_MUTE */ #define WM8903_HPL_MUTE_SHIFT 8 /* HPL_MUTE */ #define WM8903_HPL_MUTE_WIDTH 1 /* HPL_MUTE */ #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ #define WM8903_HPOUTLZC 0x0040 /* HPOUTLZC */ #define WM8903_HPOUTLZC_MASK 0x0040 /* HPOUTLZC */ #define WM8903_HPOUTLZC_SHIFT 6 /* HPOUTLZC */ #define WM8903_HPOUTLZC_WIDTH 1 /* HPOUTLZC */ #define WM8903_HPOUTL_VOL_MASK 0x003F /* HPOUTL_VOL - [5:0] */ #define WM8903_HPOUTL_VOL_SHIFT 0 /* HPOUTL_VOL - [5:0] */ #define WM8903_HPOUTL_VOL_WIDTH 6 /* HPOUTL_VOL - [5:0] */ /* * R58 (0x3A) - Analogue OUT1 Right */ #define WM8903_HPR_MUTE 0x0100 /* HPR_MUTE */ #define WM8903_HPR_MUTE_MASK 0x0100 /* HPR_MUTE */ #define WM8903_HPR_MUTE_SHIFT 8 /* HPR_MUTE */ #define WM8903_HPR_MUTE_WIDTH 1 /* HPR_MUTE */ #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ #define WM8903_HPOUTRZC 0x0040 /* HPOUTRZC */ #define WM8903_HPOUTRZC_MASK 0x0040 /* HPOUTRZC */ #define WM8903_HPOUTRZC_SHIFT 6 /* HPOUTRZC */ #define WM8903_HPOUTRZC_WIDTH 1 /* HPOUTRZC */ #define WM8903_HPOUTR_VOL_MASK 0x003F /* HPOUTR_VOL - [5:0] */ #define WM8903_HPOUTR_VOL_SHIFT 0 /* HPOUTR_VOL - [5:0] */ #define WM8903_HPOUTR_VOL_WIDTH 6 /* HPOUTR_VOL - [5:0] */ /* * R59 (0x3B) - Analogue OUT2 Left */ #define WM8903_LINEOUTL_MUTE 0x0100 /* LINEOUTL_MUTE */ #define WM8903_LINEOUTL_MUTE_MASK 0x0100 /* LINEOUTL_MUTE */ #define WM8903_LINEOUTL_MUTE_SHIFT 8 /* LINEOUTL_MUTE */ #define WM8903_LINEOUTL_MUTE_WIDTH 1 /* LINEOUTL_MUTE */ #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ #define WM8903_LINEOUTLZC 0x0040 /* LINEOUTLZC */ #define WM8903_LINEOUTLZC_MASK 0x0040 /* LINEOUTLZC */ #define WM8903_LINEOUTLZC_SHIFT 6 /* LINEOUTLZC */ #define WM8903_LINEOUTLZC_WIDTH 1 /* LINEOUTLZC */ #define WM8903_LINEOUTL_VOL_MASK 0x003F /* LINEOUTL_VOL - [5:0] */ #define WM8903_LINEOUTL_VOL_SHIFT 0 /* LINEOUTL_VOL - [5:0] */ #define WM8903_LINEOUTL_VOL_WIDTH 6 /* LINEOUTL_VOL - [5:0] */ /* * R60 (0x3C) - Analogue OUT2 Right */ #define WM8903_LINEOUTR_MUTE 0x0100 /* LINEOUTR_MUTE */ #define WM8903_LINEOUTR_MUTE_MASK 0x0100 /* LINEOUTR_MUTE */ #define WM8903_LINEOUTR_MUTE_SHIFT 8 /* LINEOUTR_MUTE */ #define WM8903_LINEOUTR_MUTE_WIDTH 1 /* LINEOUTR_MUTE */ #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ #define WM8903_LINEOUTRZC 0x0040 /* LINEOUTRZC */ #define WM8903_LINEOUTRZC_MASK 0x0040 /* LINEOUTRZC */ #define WM8903_LINEOUTRZC_SHIFT 6 /* LINEOUTRZC */ #define WM8903_LINEOUTRZC_WIDTH 1 /* LINEOUTRZC */ #define WM8903_LINEOUTR_VOL_MASK 0x003F /* LINEOUTR_VOL - [5:0] */ #define WM8903_LINEOUTR_VOL_SHIFT 0 /* LINEOUTR_VOL - [5:0] */ #define WM8903_LINEOUTR_VOL_WIDTH 6 /* LINEOUTR_VOL - [5:0] */ /* * R62 (0x3E) - Analogue OUT3 Left */ #define WM8903_SPKL_MUTE 0x0100 /* SPKL_MUTE */ #define WM8903_SPKL_MUTE_MASK 0x0100 /* SPKL_MUTE */ #define WM8903_SPKL_MUTE_SHIFT 8 /* SPKL_MUTE */ #define WM8903_SPKL_MUTE_WIDTH 1 /* SPKL_MUTE */ #define WM8903_SPKVU 0x0080 /* SPKVU */ #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ #define WM8903_SPKLZC 0x0040 /* SPKLZC */ #define WM8903_SPKLZC_MASK 0x0040 /* SPKLZC */ #define WM8903_SPKLZC_SHIFT 6 /* SPKLZC */ #define WM8903_SPKLZC_WIDTH 1 /* SPKLZC */ #define WM8903_SPKL_VOL_MASK 0x003F /* SPKL_VOL - [5:0] */ #define WM8903_SPKL_VOL_SHIFT 0 /* SPKL_VOL - [5:0] */ #define WM8903_SPKL_VOL_WIDTH 6 /* SPKL_VOL - [5:0] */ /* * R63 (0x3F) - Analogue OUT3 Right */ #define WM8903_SPKR_MUTE 0x0100 /* SPKR_MUTE */ #define WM8903_SPKR_MUTE_MASK 0x0100 /* SPKR_MUTE */ #define WM8903_SPKR_MUTE_SHIFT 8 /* SPKR_MUTE */ #define WM8903_SPKR_MUTE_WIDTH 1 /* SPKR_MUTE */ #define WM8903_SPKVU 0x0080 /* SPKVU */ #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ #define WM8903_SPKRZC 0x0040 /* SPKRZC */ #define WM8903_SPKRZC_MASK 0x0040 /* SPKRZC */ #define WM8903_SPKRZC_SHIFT 6 /* SPKRZC */ #define WM8903_SPKRZC_WIDTH 1 /* SPKRZC */ #define WM8903_SPKR_VOL_MASK 0x003F /* SPKR_VOL - [5:0] */ #define WM8903_SPKR_VOL_SHIFT 0 /* SPKR_VOL - [5:0] */ #define WM8903_SPKR_VOL_WIDTH 6 /* SPKR_VOL - [5:0] */ /* * R65 (0x41) - Analogue SPK Output Control 0 */ #define WM8903_SPK_DISCHARGE 0x0002 /* SPK_DISCHARGE */ #define WM8903_SPK_DISCHARGE_MASK 0x0002 /* SPK_DISCHARGE */ #define WM8903_SPK_DISCHARGE_SHIFT 1 /* SPK_DISCHARGE */ #define WM8903_SPK_DISCHARGE_WIDTH 1 /* SPK_DISCHARGE */ #define WM8903_VROI 0x0001 /* VROI */ #define WM8903_VROI_MASK 0x0001 /* VROI */ #define WM8903_VROI_SHIFT 0 /* VROI */ #define WM8903_VROI_WIDTH 1 /* VROI */ /* * R67 (0x43) - DC Servo 0 */ #define WM8903_DCS_MASTER_ENA 0x0010 /* DCS_MASTER_ENA */ #define WM8903_DCS_MASTER_ENA_MASK 0x0010 /* DCS_MASTER_ENA */ #define WM8903_DCS_MASTER_ENA_SHIFT 4 /* DCS_MASTER_ENA */ #define WM8903_DCS_MASTER_ENA_WIDTH 1 /* DCS_MASTER_ENA */ #define WM8903_DCS_ENA_MASK 0x000F /* DCS_ENA - [3:0] */ #define WM8903_DCS_ENA_SHIFT 0 /* DCS_ENA - [3:0] */ #define WM8903_DCS_ENA_WIDTH 4 /* DCS_ENA - [3:0] */ /* * R69 (0x45) - DC Servo 2 */ #define WM8903_DCS_MODE_MASK 0x0003 /* DCS_MODE - [1:0] */ #define WM8903_DCS_MODE_SHIFT 0 /* DCS_MODE - [1:0] */ #define WM8903_DCS_MODE_WIDTH 2 /* DCS_MODE - [1:0] */ /* * R90 (0x5A) - Analogue HP 0 */ #define WM8903_HPL_RMV_SHORT 0x0080 /* HPL_RMV_SHORT */ #define WM8903_HPL_RMV_SHORT_MASK 0x0080 /* HPL_RMV_SHORT */ #define WM8903_HPL_RMV_SHORT_SHIFT 7 /* HPL_RMV_SHORT */ #define WM8903_HPL_RMV_SHORT_WIDTH 1 /* HPL_RMV_SHORT */ #define WM8903_HPL_ENA_OUTP 0x0040 /* HPL_ENA_OUTP */ #define WM8903_HPL_ENA_OUTP_MASK 0x0040 /* HPL_ENA_OUTP */ #define WM8903_HPL_ENA_OUTP_SHIFT 6 /* HPL_ENA_OUTP */ #define WM8903_HPL_ENA_OUTP_WIDTH 1 /* HPL_ENA_OUTP */ #define WM8903_HPL_ENA_DLY 0x0020 /* HPL_ENA_DLY */ #define WM8903_HPL_ENA_DLY_MASK 0x0020 /* HPL_ENA_DLY */ #define WM8903_HPL_ENA_DLY_SHIFT 5 /* HPL_ENA_DLY */ #define WM8903_HPL_ENA_DLY_WIDTH 1 /* HPL_ENA_DLY */ #define WM8903_HPL_ENA 0x0010 /* HPL_ENA */ #define WM8903_HPL_ENA_MASK 0x0010 /* HPL_ENA */ #define WM8903_HPL_ENA_SHIFT 4 /* HPL_ENA */ #define WM8903_HPL_ENA_WIDTH 1 /* HPL_ENA */ #define WM8903_HPR_RMV_SHORT 0x0008 /* HPR_RMV_SHORT */ #define WM8903_HPR_RMV_SHORT_MASK 0x0008 /* HPR_RMV_SHORT */ #define WM8903_HPR_RMV_SHORT_SHIFT 3 /* HPR_RMV_SHORT */ #define WM8903_HPR_RMV_SHORT_WIDTH 1 /* HPR_RMV_SHORT */ #define WM8903_HPR_ENA_OUTP 0x0004 /* HPR_ENA_OUTP */ #define WM8903_HPR_ENA_OUTP_MASK 0x0004 /* HPR_ENA_OUTP */ #define WM8903_HPR_ENA_OUTP_SHIFT 2 /* HPR_ENA_OUTP */ #define WM8903_HPR_ENA_OUTP_WIDTH 1 /* HPR_ENA_OUTP */ #define WM8903_HPR_ENA_DLY 0x0002 /* HPR_ENA_DLY */ #define WM8903_HPR_ENA_DLY_MASK 0x0002 /* HPR_ENA_DLY */ #define WM8903_HPR_ENA_DLY_SHIFT 1 /* HPR_ENA_DLY */ #define WM8903_HPR_ENA_DLY_WIDTH 1 /* HPR_ENA_DLY */ #define WM8903_HPR_ENA 0x0001 /* HPR_ENA */ #define WM8903_HPR_ENA_MASK 0x0001 /* HPR_ENA */ #define WM8903_HPR_ENA_SHIFT 0 /* HPR_ENA */ #define WM8903_HPR_ENA_WIDTH 1 /* HPR_ENA */ /* * R94 (0x5E) - Analogue Lineout 0 */ #define WM8903_LINEOUTL_RMV_SHORT 0x0080 /* LINEOUTL_RMV_SHORT */ #define WM8903_LINEOUTL_RMV_SHORT_MASK 0x0080 /* LINEOUTL_RMV_SHORT */ #define WM8903_LINEOUTL_RMV_SHORT_SHIFT 7 /* LINEOUTL_RMV_SHORT */ #define WM8903_LINEOUTL_RMV_SHORT_WIDTH 1 /* LINEOUTL_RMV_SHORT */ #define WM8903_LINEOUTL_ENA_OUTP 0x0040 /* LINEOUTL_ENA_OUTP */ #define WM8903_LINEOUTL_ENA_OUTP_MASK 0x0040 /* LINEOUTL_ENA_OUTP */ #define WM8903_LINEOUTL_ENA_OUTP_SHIFT 6 /* LINEOUTL_ENA_OUTP */ #define WM8903_LINEOUTL_ENA_OUTP_WIDTH 1 /* LINEOUTL_ENA_OUTP */ #define WM8903_LINEOUTL_ENA_DLY 0x0020 /* LINEOUTL_ENA_DLY */ #define WM8903_LINEOUTL_ENA_DLY_MASK 0x0020 /* LINEOUTL_ENA_DLY */ #define WM8903_LINEOUTL_ENA_DLY_SHIFT 5 /* LINEOUTL_ENA_DLY */ #define WM8903_LINEOUTL_ENA_DLY_WIDTH 1 /* LINEOUTL_ENA_DLY */ #define WM8903_LINEOUTL_ENA 0x0010 /* LINEOUTL_ENA */ #define WM8903_LINEOUTL_ENA_MASK 0x0010 /* LINEOUTL_ENA */ #define WM8903_LINEOUTL_ENA_SHIFT 4 /* LINEOUTL_ENA */ #define WM8903_LINEOUTL_ENA_WIDTH 1 /* LINEOUTL_ENA */ #define WM8903_LINEOUTR_RMV_SHORT 0x0008 /* LINEOUTR_RMV_SHORT */ #define WM8903_LINEOUTR_RMV_SHORT_MASK 0x0008 /* LINEOUTR_RMV_SHORT */ #define WM8903_LINEOUTR_RMV_SHORT_SHIFT 3 /* LINEOUTR_RMV_SHORT */ #define WM8903_LINEOUTR_RMV_SHORT_WIDTH 1 /* LINEOUTR_RMV_SHORT */ #define WM8903_LINEOUTR_ENA_OUTP 0x0004 /* LINEOUTR_ENA_OUTP */ #define WM8903_LINEOUTR_ENA_OUTP_MASK 0x0004 /* LINEOUTR_ENA_OUTP */ #define WM8903_LINEOUTR_ENA_OUTP_SHIFT 2 /* LINEOUTR_ENA_OUTP */ #define WM8903_LINEOUTR_ENA_OUTP_WIDTH 1 /* LINEOUTR_ENA_OUTP */ #define WM8903_LINEOUTR_ENA_DLY 0x0002 /* LINEOUTR_ENA_DLY */ #define WM8903_LINEOUTR_ENA_DLY_MASK 0x0002 /* LINEOUTR_ENA_DLY */ #define WM8903_LINEOUTR_ENA_DLY_SHIFT 1 /* LINEOUTR_ENA_DLY */ #define WM8903_LINEOUTR_ENA_DLY_WIDTH 1 /* LINEOUTR_ENA_DLY */ #define WM8903_LINEOUTR_ENA 0x0001 /* LINEOUTR_ENA */ #define WM8903_LINEOUTR_ENA_MASK 0x0001 /* LINEOUTR_ENA */ #define WM8903_LINEOUTR_ENA_SHIFT 0 /* LINEOUTR_ENA */ #define WM8903_LINEOUTR_ENA_WIDTH 1 /* LINEOUTR_ENA */ /* * R98 (0x62) - Charge Pump 0 */ #define WM8903_CP_ENA 0x0001 /* CP_ENA */ #define WM8903_CP_ENA_MASK 0x0001 /* CP_ENA */ #define WM8903_CP_ENA_SHIFT 0 /* CP_ENA */ #define WM8903_CP_ENA_WIDTH 1 /* CP_ENA */ /* * R104 (0x68) - Class W 0 */ #define WM8903_CP_DYN_FREQ 0x0002 /* CP_DYN_FREQ */ #define WM8903_CP_DYN_FREQ_MASK 0x0002 /* CP_DYN_FREQ */ #define WM8903_CP_DYN_FREQ_SHIFT 1 /* CP_DYN_FREQ */ #define WM8903_CP_DYN_FREQ_WIDTH 1 /* CP_DYN_FREQ */ #define WM8903_CP_DYN_V 0x0001 /* CP_DYN_V */ #define WM8903_CP_DYN_V_MASK 0x0001 /* CP_DYN_V */ #define WM8903_CP_DYN_V_SHIFT 0 /* CP_DYN_V */ #define WM8903_CP_DYN_V_WIDTH 1 /* CP_DYN_V */ /* * R108 (0x6C) - Write Sequencer 0 */ #define WM8903_WSEQ_ENA 0x0100 /* WSEQ_ENA */ #define WM8903_WSEQ_ENA_MASK 0x0100 /* WSEQ_ENA */ #define WM8903_WSEQ_ENA_SHIFT 8 /* WSEQ_ENA */ #define WM8903_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */ #define WM8903_WSEQ_WRITE_INDEX_MASK 0x001F /* WSEQ_WRITE_INDEX - [4:0] */ #define WM8903_WSEQ_WRITE_INDEX_SHIFT 0 /* WSEQ_WRITE_INDEX - [4:0] */ #define WM8903_WSEQ_WRITE_INDEX_WIDTH 5 /* WSEQ_WRITE_INDEX - [4:0] */ /* * R109 (0x6D) - Write Sequencer 1 */ #define WM8903_WSEQ_DATA_WIDTH_MASK 0x7000 /* WSEQ_DATA_WIDTH - [14:12] */ #define WM8903_WSEQ_DATA_WIDTH_SHIFT 12 /* WSEQ_DATA_WIDTH - [14:12] */ #define WM8903_WSEQ_DATA_WIDTH_WIDTH 3 /* WSEQ_DATA_WIDTH - [14:12] */ #define WM8903_WSEQ_DATA_START_MASK 0x0F00 /* WSEQ_DATA_START - [11:8] */ #define WM8903_WSEQ_DATA_START_SHIFT 8 /* WSEQ_DATA_START - [11:8] */ #define WM8903_WSEQ_DATA_START_WIDTH 4 /* WSEQ_DATA_START - [11:8] */ #define WM8903_WSEQ_ADDR_MASK 0x00FF /* WSEQ_ADDR - [7:0] */ #define WM8903_WSEQ_ADDR_SHIFT 0 /* WSEQ_ADDR - [7:0] */ #define WM8903_WSEQ_ADDR_WIDTH 8 /* WSEQ_ADDR - [7:0] */ /* * R110 (0x6E) - Write Sequencer 2 */ #define WM8903_WSEQ_EOS 0x4000 /* WSEQ_EOS */ #define WM8903_WSEQ_EOS_MASK 0x4000 /* WSEQ_EOS */ #define WM8903_WSEQ_EOS_SHIFT 14 /* WSEQ_EOS */ #define WM8903_WSEQ_EOS_WIDTH 1 /* WSEQ_EOS */ #define WM8903_WSEQ_DELAY_MASK 0x0F00 /* WSEQ_DELAY - [11:8] */ #define WM8903_WSEQ_DELAY_SHIFT 8 /* WSEQ_DELAY - [11:8] */ #define WM8903_WSEQ_DELAY_WIDTH 4 /* WSEQ_DELAY - [11:8] */ #define WM8903_WSEQ_DATA_MASK 0x00FF /* WSEQ_DATA - [7:0] */ #define WM8903_WSEQ_DATA_SHIFT 0 /* WSEQ_DATA - [7:0] */ #define WM8903_WSEQ_DATA_WIDTH 8 /* WSEQ_DATA - [7:0] */ /* * R111 (0x6F) - Write Sequencer 3 */ #define WM8903_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */ #define WM8903_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */ #define WM8903_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */ #define WM8903_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */ #define WM8903_WSEQ_START 0x0100 /* WSEQ_START */ #define WM8903_WSEQ_START_MASK 0x0100 /* WSEQ_START */ #define WM8903_WSEQ_START_SHIFT 8 /* WSEQ_START */ #define WM8903_WSEQ_START_WIDTH 1 /* WSEQ_START */ #define WM8903_WSEQ_START_INDEX_MASK 0x003F /* WSEQ_START_INDEX - [5:0] */ #define WM8903_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [5:0] */ #define WM8903_WSEQ_START_INDEX_WIDTH 6 /* WSEQ_START_INDEX - [5:0] */ /* * R112 (0x70) - Write Sequencer 4 */ #define WM8903_WSEQ_CURRENT_INDEX_MASK 0x03F0 /* WSEQ_CURRENT_INDEX - [9:4] */ #define WM8903_WSEQ_CURRENT_INDEX_SHIFT 4 /* WSEQ_CURRENT_INDEX - [9:4] */ #define WM8903_WSEQ_CURRENT_INDEX_WIDTH 6 /* WSEQ_CURRENT_INDEX - [9:4] */ #define WM8903_WSEQ_BUSY 0x0001 /* WSEQ_BUSY */ #define WM8903_WSEQ_BUSY_MASK 0x0001 /* WSEQ_BUSY */ #define WM8903_WSEQ_BUSY_SHIFT 0 /* WSEQ_BUSY */ #define WM8903_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */ /* * R114 (0x72) - Control Interface */ #define WM8903_MASK_WRITE_ENA 0x0001 /* MASK_WRITE_ENA */ #define WM8903_MASK_WRITE_ENA_MASK 0x0001 /* MASK_WRITE_ENA */ #define WM8903_MASK_WRITE_ENA_SHIFT 0 /* MASK_WRITE_ENA */ #define WM8903_MASK_WRITE_ENA_WIDTH 1 /* MASK_WRITE_ENA */ /* * R121 (0x79) - Interrupt Status 1 */ #define WM8903_MICSHRT_EINT 0x8000 /* MICSHRT_EINT */ #define WM8903_MICSHRT_EINT_MASK 0x8000 /* MICSHRT_EINT */ #define WM8903_MICSHRT_EINT_SHIFT 15 /* MICSHRT_EINT */ #define WM8903_MICSHRT_EINT_WIDTH 1 /* MICSHRT_EINT */ #define WM8903_MICDET_EINT 0x4000 /* MICDET_EINT */ #define WM8903_MICDET_EINT_MASK 0x4000 /* MICDET_EINT */ #define WM8903_MICDET_EINT_SHIFT 14 /* MICDET_EINT */ #define WM8903_MICDET_EINT_WIDTH 1 /* MICDET_EINT */ #define WM8903_WSEQ_BUSY_EINT 0x2000 /* WSEQ_BUSY_EINT */ #define WM8903_WSEQ_BUSY_EINT_MASK 0x2000 /* WSEQ_BUSY_EINT */ #define WM8903_WSEQ_BUSY_EINT_SHIFT 13 /* WSEQ_BUSY_EINT */ #define WM8903_WSEQ_BUSY_EINT_WIDTH 1 /* WSEQ_BUSY_EINT */ #define WM8903_GP5_EINT 0x0010 /* GP5_EINT */ #define WM8903_GP5_EINT_MASK 0x0010 /* GP5_EINT */ #define WM8903_GP5_EINT_SHIFT 4 /* GP5_EINT */ #define WM8903_GP5_EINT_WIDTH 1 /* GP5_EINT */ #define WM8903_GP4_EINT 0x0008 /* GP4_EINT */ #define WM8903_GP4_EINT_MASK 0x0008 /* GP4_EINT */ #define WM8903_GP4_EINT_SHIFT 3 /* GP4_EINT */ #define WM8903_GP4_EINT_WIDTH 1 /* GP4_EINT */ #define WM8903_GP3_EINT 0x0004 /* GP3_EINT */ #define WM8903_GP3_EINT_MASK 0x0004 /* GP3_EINT */ #define WM8903_GP3_EINT_SHIFT 2 /* GP3_EINT */ #define WM8903_GP3_EINT_WIDTH 1 /* GP3_EINT */ #define WM8903_GP2_EINT 0x0002 /* GP2_EINT */ #define WM8903_GP2_EINT_MASK 0x0002 /* GP2_EINT */ #define WM8903_GP2_EINT_SHIFT 1 /* GP2_EINT */ #define WM8903_GP2_EINT_WIDTH 1 /* GP2_EINT */ #define WM8903_GP1_EINT 0x0001 /* GP1_EINT */ #define WM8903_GP1_EINT_MASK 0x0001 /* GP1_EINT */ #define WM8903_GP1_EINT_SHIFT 0 /* GP1_EINT */ #define WM8903_GP1_EINT_WIDTH 1 /* GP1_EINT */ /* * R122 (0x7A) - Interrupt Status 1 Mask */ #define WM8903_IM_MICSHRT_EINT 0x8000 /* IM_MICSHRT_EINT */ #define WM8903_IM_MICSHRT_EINT_MASK 0x8000 /* IM_MICSHRT_EINT */ #define WM8903_IM_MICSHRT_EINT_SHIFT 15 /* IM_MICSHRT_EINT */ #define WM8903_IM_MICSHRT_EINT_WIDTH 1 /* IM_MICSHRT_EINT */ #define WM8903_IM_MICDET_EINT 0x4000 /* IM_MICDET_EINT */ #define WM8903_IM_MICDET_EINT_MASK 0x4000 /* IM_MICDET_EINT */ #define WM8903_IM_MICDET_EINT_SHIFT 14 /* IM_MICDET_EINT */ #define WM8903_IM_MICDET_EINT_WIDTH 1 /* IM_MICDET_EINT */ #define WM8903_IM_WSEQ_BUSY_EINT 0x2000 /* IM_WSEQ_BUSY_EINT */ #define WM8903_IM_WSEQ_BUSY_EINT_MASK 0x2000 /* IM_WSEQ_BUSY_EINT */ #define WM8903_IM_WSEQ_BUSY_EINT_SHIFT 13 /* IM_WSEQ_BUSY_EINT */ #define WM8903_IM_WSEQ_BUSY_EINT_WIDTH 1 /* IM_WSEQ_BUSY_EINT */ #define WM8903_IM_GP5_EINT 0x0010 /* IM_GP5_EINT */ #define WM8903_IM_GP5_EINT_MASK 0x0010 /* IM_GP5_EINT */ #define WM8903_IM_GP5_EINT_SHIFT 4 /* IM_GP5_EINT */ #define WM8903_IM_GP5_EINT_WIDTH 1 /* IM_GP5_EINT */ #define WM8903_IM_GP4_EINT 0x0008 /* IM_GP4_EINT */ #define WM8903_IM_GP4_EINT_MASK 0x0008 /* IM_GP4_EINT */ #define WM8903_IM_GP4_EINT_SHIFT 3 /* IM_GP4_EINT */ #define WM8903_IM_GP4_EINT_WIDTH 1 /* IM_GP4_EINT */ #define WM8903_IM_GP3_EINT 0x0004 /* IM_GP3_EINT */ #define WM8903_IM_GP3_EINT_MASK 0x0004 /* IM_GP3_EINT */ #define WM8903_IM_GP3_EINT_SHIFT 2 /* IM_GP3_EINT */ #define WM8903_IM_GP3_EINT_WIDTH 1 /* IM_GP3_EINT */ #define WM8903_IM_GP2_EINT 0x0002 /* IM_GP2_EINT */ #define WM8903_IM_GP2_EINT_MASK 0x0002 /* IM_GP2_EINT */ #define WM8903_IM_GP2_EINT_SHIFT 1 /* IM_GP2_EINT */ #define WM8903_IM_GP2_EINT_WIDTH 1 /* IM_GP2_EINT */ #define WM8903_IM_GP1_EINT 0x0001 /* IM_GP1_EINT */ #define WM8903_IM_GP1_EINT_MASK 0x0001 /* IM_GP1_EINT */ #define WM8903_IM_GP1_EINT_SHIFT 0 /* IM_GP1_EINT */ #define WM8903_IM_GP1_EINT_WIDTH 1 /* IM_GP1_EINT */ /* * R123 (0x7B) - Interrupt Polarity 1 */ #define WM8903_MICSHRT_INV 0x8000 /* MICSHRT_INV */ #define WM8903_MICSHRT_INV_MASK 0x8000 /* MICSHRT_INV */ #define WM8903_MICSHRT_INV_SHIFT 15 /* MICSHRT_INV */ #define WM8903_MICSHRT_INV_WIDTH 1 /* MICSHRT_INV */ #define WM8903_MICDET_INV 0x4000 /* MICDET_INV */ #define WM8903_MICDET_INV_MASK 0x4000 /* MICDET_INV */ #define WM8903_MICDET_INV_SHIFT 14 /* MICDET_INV */ #define WM8903_MICDET_INV_WIDTH 1 /* MICDET_INV */ /* * R126 (0x7E) - Interrupt Control */ #define WM8903_IRQ_POL 0x0001 /* IRQ_POL */ #define WM8903_IRQ_POL_MASK 0x0001 /* IRQ_POL */ #define WM8903_IRQ_POL_SHIFT 0 /* IRQ_POL */ #define WM8903_IRQ_POL_WIDTH 1 /* IRQ_POL */ /* * R164 (0xA4) - Clock Rate Test 4 */ #define WM8903_ADC_DIG_MIC 0x0200 /* ADC_DIG_MIC */ #define WM8903_ADC_DIG_MIC_MASK 0x0200 /* ADC_DIG_MIC */ #define WM8903_ADC_DIG_MIC_SHIFT 9 /* ADC_DIG_MIC */ #define WM8903_ADC_DIG_MIC_WIDTH 1 /* ADC_DIG_MIC */ /* * R172 (0xAC) - Analogue Output Bias 0 */ #define WM8903_PGA_BIAS_MASK 0x0070 /* PGA_BIAS - [6:4] */ #define WM8903_PGA_BIAS_SHIFT 4 /* PGA_BIAS - [6:4] */ #define WM8903_PGA_BIAS_WIDTH 3 /* PGA_BIAS - [6:4] */ #endif |