Training courses

Kernel and Embedded Linux

Bootlin training courses

Embedded Linux, kernel,
Yocto Project, Buildroot, real-time,
graphics, boot time, debugging...

Bootlin logo

Elixir Cross Referencer

  1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
/*	$NetBSD: mipsNN.h,v 1.14 2023/05/06 21:53:26 andvar Exp $	*/

/*
 * Copyright 2000, 2001
 * Broadcom Corporation. All rights reserved.
 *
 * This software is furnished under license and may be used and copied only
 * in accordance with the following terms and conditions.  Subject to these
 * conditions, you may download, copy, install, use, modify and distribute
 * modified or unmodified copies of this software in source and/or binary
 * form. No title or ownership is transferred hereby.
 *
 * 1) Any source code used, modified or distributed must reproduce and
 *    retain this copyright notice and list of conditions as they appear in
 *    the source file.
 *
 * 2) No right is granted to use any trade name, trademark, or logo of
 *    Broadcom Corporation.  The "Broadcom Corporation" name may not be
 *    used to endorse or promote products derived from this software
 *    without the prior written permission of Broadcom Corporation.
 *
 * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR IMPLIED
 *    WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED WARRANTIES OF
 *    MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR
 *    NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM BE LIABLE
 *    FOR ANY DAMAGES WHATSOEVER, AND IN PARTICULAR, BROADCOM SHALL NOT BE
 *    LIABLE FOR DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 *    CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 *    SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
 *    BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
 *    WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
 *    OR OTHERWISE), EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * Values related to the MIPS32/MIPS64 Privileged Resource Architecture.
 */

#define	_MIPSNN_SHIFT(reg)	__MIPSNN_SHIFT(reg)
#define	__MIPSNN_SHIFT(reg)	MIPSNN_ ## reg ## _SHIFT
#define	_MIPSNN_MASK(reg)	__MIPSNN_MASK(reg)
#define	__MIPSNN_MASK(reg)	MIPSNN_ ## reg ## _MASK

#define	MIPSNN_GET(reg, x)						\
    ((unsigned)((x) & _MIPSNN_MASK(reg)) >> _MIPSNN_SHIFT(reg))
#define	MIPSNN_PUT(reg, val)						\
    (((x) << _MIPSNN_SHIFT(reg)) & _MIPSNN_MASK(reg))

/*
 * Values in Configuration Register (CP0 Register 16, Select 0)
 */

/* "M" (R): Configuration Register 1 present if set.  Defined as always set. */
#define	MIPSNN_CFG_M		0x80000000

/* Reserved for CPU implementations. */
//	reserved		0x7fff0000

/* "BE" (R): Big endian if set, little endian if clear. */
#define	MIPSNN_CFG_BE		0x00008000

/* "AT" (R): architecture type implemented by processor */
#define	MIPSNN_CFG_AT_MASK	0x00006000
#define	MIPSNN_CFG_AT_SHIFT	13

#define	MIPSNN_CFG_AT_MIPS32	0		/* MIPS32 */
#define	MIPSNN_CFG_AT_MIPS64S	1		/* MIPS64S */
#define	MIPSNN_CFG_AT_MIPS64	2		/* MIPS64 */
//	reserved		3

/* "AR" (R): Architecture revision level implemented by proc. */
#define	MIPSNN_CFG_AR_MASK	0x00001c00
#define	MIPSNN_CFG_AR_SHIFT	10

#define	MIPSNN_CFG_AR_REV1	0		/* Revision 1 */
#define	MIPSNN_CFG_AR_REV2	1		/* Revision 2 */
//	reserved		other values

/* "MT" (R): MMU type implemented by processor */
#define	MIPSNN_CFG_MT_MASK	0x00000380
#define	MIPSNN_CFG_MT_SHIFT	7

#define	MIPSNN_CFG_MT_NONE	0		/* No MMU */
#define	MIPSNN_CFG_MT_TLB	1		/* Std TLB */
#define	MIPSNN_CFG_MT_BAT	2		/* Std BAT */
#define	MIPSNN_CFG_MT_FIXED	3		/* Std Fixed mapping */
//	reserved		other values

/* Reserved.  Write as 0, reads as 0. */
//	reserved		0x00000070

/* "M" (R): Virtual instruction cache if set. */
#define	MIPSNN_CFG_VI		0x00000008

/* "K0" (RW): Kseg0 coherency algorithm.  (values are TLB_ATTRs) */
#define	MIPSNN_CFG_K0_MASK	0x00000007
#define	MIPSNN_CFG_K0_SHIFT	0


/*
 * Values in Configuration Register 1 (CP0 Register 16, Select 1)
 */

/* M (R): Configuration Register 2 present. */
#define	MIPSNN_CFG1_M		0x80000000

/* MS (R): Number of TLB entries - 1. */
#define	MIPSNN_CFG1_MS_MASK	0x7e000000
#define	MIPSNN_CFG1_MS_SHIFT	25

#define	MIPSNN_CFG1_MS(x)	(MIPSNN_GET(CFG1_MS, (x)) + 1)

/* "IS" (R): (Primary) I-cache sets per way. */
#define	MIPSNN_CFG1_IS_MASK	0x01c00000
#define	MIPSNN_CFG1_IS_SHIFT	22

#define	MIPSNN_CFG1_IS_RSVD	7		/* rsvd value, otherwise: */
#define	MIPSNN_CFG1_IS(x)	(64 << MIPSNN_GET(CFG1_IS, (x)))

/* "IL" (R): (Primary) I-cache line size. */
#define	MIPSNN_CFG1_IL_MASK	0x00380000
#define	MIPSNN_CFG1_IL_SHIFT	19

#define	MIPSNN_CFG1_IL_NONE	0		/* No I-cache, */
#define	MIPSNN_CFG1_IL_RSVD	7		/* rsvd value, otherwise: */
#define	MIPSNN_CFG1_IL(x)	(2 << MIPSNN_GET(CFG1_IL, (x)))

/* "IA" (R): (Primary) I-cache associativity (ways - 1). */
#define	MIPSNN_CFG1_IA_MASK	0x00070000
#define	MIPSNN_CFG1_IA_SHIFT	16

#define	MIPSNN_CFG1_IA(x)	MIPSNN_GET(CFG1_IA, (x))

/* "DS" (R): (Primary) D-cache sets per way. */
#define	MIPSNN_CFG1_DS_MASK	0x0000e000
#define	MIPSNN_CFG1_DS_SHIFT	13

#define	MIPSNN_CFG1_DS_RSVD	7		/* rsvd value, otherwise: */
#define	MIPSNN_CFG1_DS(x)	(64 << MIPSNN_GET(CFG1_DS, (x)))

/* "DL" (R): (Primary) D-cache line size. */
#define	MIPSNN_CFG1_DL_MASK	0x00001c00
#define	MIPSNN_CFG1_DL_SHIFT	10

#define	MIPSNN_CFG1_DL_NONE	0		/* No D-cache, */
#define	MIPSNN_CFG1_DL_RSVD	7		/* rsvd value, otherwise: */
#define	MIPSNN_CFG1_DL(x)	(2 << MIPSNN_GET(CFG1_DL, (x)))

/* "DA" (R): (Primary) D-cache associativity (ways - 1). */
#define	MIPSNN_CFG1_DA_MASK	0x00000380
#define	MIPSNN_CFG1_DA_SHIFT	7

#define	MIPSNN_CFG1_DA(x)	MIPSNN_GET(CFG1_DA, (x))

/* "C2" (R): Coprocessor 2 implemented if set. */
#define	MIPSNN_CFG1_C2		0x00000040

/* "MD" (R): MDMX ASE implemented if set. */
#define	MIPSNN_CFG1_MD		0x00000020

/* "PC" (R): Performance Counters implemented if set. */
#define	MIPSNN_CFG1_PC		0x00000010

/* "WR" (R): Watch registers implemented if set. */
#define	MIPSNN_CFG1_WR		0x00000008

/* "CA" (R): Code compressiong (MIPS16) implemented if set. */
#define	MIPSNN_CFG1_CA		0x00000004

/* "EP" (R): EJTAG implemented if set. */
#define	MIPSNN_CFG1_EP		0x00000002

/* "FP" (R): FPU implemented if set. */
#define	MIPSNN_CFG1_FP		0x00000001

/*
 * Values in Configuration Register 2 (CP0 Register 16, Select 2)
 */

/* "M" (R): Configuration Register 3 present. */
#define	MIPSNN_CFG2_M		0x80000000

/* "TU" (RW): Implementation specific tertiary cache status and control. */
#define	MIPSNN_CFG2_TU_MASK	0x70000000
#define	MIPSNN_CFG2_TU_SHIFT	28

/* "TS" (R): Tertiary cache sets per way. */
#define	MIPSNN_CFG2_TS_MASK	0x07000000
#define	MIPSNN_CFG2_TS_SHIFT	24

#define	MIPSNN_CFG2_TS(x)	(64 << MIPSNN_GET(CFG2_TS, (x)))

/* "TL" (R): Tertiary cache line size. */
#define	MIPSNN_CFG2_TL_MASK	0x00700000
#define	MIPSNN_CFG2_TL_SHIFT	20

#define	MIPSNN_CFG2_TL_NONE	0		/* No Tertiary cache */
#define	MIPSNN_CFG2_TL(x)	(2 << MIPSNN_GET(CFG2_TL, (x)))

/* "TA" (R): Tertiary cache associativity (ways - 1). */
#define	MIPSNN_CFG2_TA_MASK	0x00070000
#define	MIPSNN_CFG2_TA_SHIFT	16

#define	MIPSNN_CFG2_TA(x)	MIPSNN_GET(CFG2_TA, (x))

/* "SU" (RW): Implementation specific secondary cache status and control. */
#define	MIPSNN_CFG2_SU_MASK	0x0000f000
#define	MIPSNN_CFG2_SU_SHIFT	12

/* "SS" (R): Secondary cache sets per way. */
#define	MIPSNN_CFG2_SS_MASK	0x00000700
#define	MIPSNN_CFG2_SS_SHIFT	8

#define	MIPSNN_CFG2_SS(x)	(64 << MIPSNN_GET(CFG2_SS, (x)))

/* "SL" (R): Secdonary cache line size. */
#define	MIPSNN_CFG2_SL_MASK	0x00000070
#define	MIPSNN_CFG2_SL_SHIFT	4

#define	MIPSNN_CFG2_SL_NONE	0		/* No Secondary cache */
#define	MIPSNN_CFG2_SL(x)	(2 << MIPSNN_GET(CFG2_SL, (x)))

/* "SA" (R): Secondary cache associativity (ways - 1). */
#define	MIPSNN_CFG2_SA_MASK	0x00000007
#define	MIPSNN_CFG2_SA_SHIFT	0

#define	MIPSNN_CFG2_SA(x)	MIPSNN_GET(CFG2_SA, (x))

/*
 * Values in Configuration Register 3 (CP0 Register 16, Select 3)
 */

/* "M" (R): Configuration Register 4 present. */
#define	MIPSNN_CFG3_M		0x80000000

/* "BPG" (R): Big Pages feature is implemented (PageMask is 64-bits wide). */
#define	MIPSNN_CFG3_BPG		0x40000000

/* "CMGCR" (R): Coherency Manager memory-mapped Global Configuration Register Space is implemented. */
#define	MIPSNN_CFG3_CMGCR	0x20000000

/* "IPLW" (R): Width of Status[IPL] and Cause[RIPL] fields. */
#define	MIPSNN_CFG3_IPLW_MASK	0x00600000
#define	MIPSNN_CFG3_IPLW_SHIFT	21

#define	MIPSNN_CFG3_IPLW_6BITS	0	/* IPL and RIPL fields are 6-bits in width. */
#define	MIPSNN_CFG3_IPLW_8BITS	1	/* IPL and RIPL fields are 8-bits in width. */
//	reserved		other values

#define	MIPSNN_CFG3_MMAR_MASK	0x001c0000
#define	MIPSNN_CFG3_MMAR_SHIFT	18

#define	MIPSNN_CFG3_MMAR_REV1	0		/* Revision 1 */
//	reserved		other values

/* "MCU" (R): MCU ASE extension present. */
#define	MIPSNN_CFG3_MCU		0x00020000

/* "ISAOnExc" (R/RW): ISA used on exception. */
#define	MIPSNN_CFG3_ISAOnExc	0x00010000	/* microMIPS used on entrance to exception vector */

/* "ISA" (R): Instruction Set Availability. */
#define	MIPSNN_CFG3_ISA_MASK	0x0000c000
#define	MIPSNN_CFG3_ISA_SHIFT	14

#define	MIPSNN_CFG3_ISA_MIPS64		0	/* only MIPS64 */
#define	MIPSNN_CFG3_ISA_microMIPS64	1	/* only microMIPS64 */
#define	MIPSNN_CFG3_ISA_MIPS64_OOR	2	/* both, MIPS64 out of reset */
#define	MIPSNN_CFG3_ISA_microMIPS64_OOR	3	/* both, microMIPS64 OOR */

/* "ULRI" (R): UserLocal register is implemented. */
#define	MIPSNN_CFG3_ULRI	0x00002000

/* "DSP2P" (R): DSP v2 ASE extension present. */
#define	MIPSNN_CFG3_DSP2P	0x00000800

/* "DSPP" (R): DSP ASE extension present. */
#define	MIPSNN_CFG3_DSPP	0x00000400

/* "LPA" (R): Large physical addresses implemented. (MIPS64 rev 2 only). */
#define	MIPSNN_CFG3_LPA		0x00000080

/* "VEIC" (R): External interrupt controller present. (rev 2 only). */
#define	MIPSNN_CFG3_VEIC	0x00000040

/* "VINT" (R): Vectored interrupts implemented. (rev 2 only). */
#define	MIPSNN_CFG3_VINT	0x00000020

/* "SP" (R): Small (1K) page support implemented. (rev 2 only). */
#define	MIPSNN_CFG3_SP		0x00000010

/* "MT" (R): MT ASE extension implemented. */
#define	MIPSNN_CFG3_MT		0x00000004

/* "SM" (R): SmartMIPS ASE extension implemented. */
#define	MIPSNN_CFG3_SM		0x00000002

/* "TL" (R): Trace Logic implemented. */
#define	MIPSNN_CFG3_TL		0x00000001

/*
 * Values in Configuration Register 4 (CP0 Register 16, Select 4)
 */

/* "M" (R): Configuration Register 5 present. */
#define	MIPSNN_CFG4_M					__BIT(31)

/* "IE" (R): TLB invalidate instruction support/configuration. */
#define	MIPSNN_CFG4_IE					__BITS(30,29)

/* "AE" (R): Extend EntryHi[ASID] to 10 bits. */
#define	MIPSNN_CFG4_AE					__BIT(28)

/* "VTLBSizeExt" (R): TLB invalidate instruction support/configuration. */
#define	MIPSNN_CFG4_VTLB_SE				__BITS(27,24)

/* "KScrExist" (R): Number of kernel mode scratch registers available. */
#define	MIPSNN_CFG4_KSCR_EXIST				__BITS(23,16)

/* "MMUExtDef" (R): MMU extension definition. */
#define	MIPSNN_CFG4_MMU_EXT_DEF				__BITS(15,14)
#define	  MIPSNN_CFG4_MMU_EXT_DEF_MMU			  1
#define	  MIPSNN_CFG4_MMU_EXT_DEF_FLTB			  2
#define	  MIPSNN_CFG4_MMU_EXT_DEF_VTLB			  3

/* "MMUSizeExt" (R): Extension of Config1[MMUSize-1] field. */
#define	MIPSNN_CFG4_MMU_SIZE_EXT		__BITS(7,0)

/* "FTLBPageSize" (R/RW): Indicates the Page Size of the FTLB Array Entries. */
#define	MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE		__BITS(10,8)
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_1K	  0
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_4K	  1
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_16K	  2
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_64K	  3
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_256K	  4
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_1G	  5
#define	  MIPSNN_CFG4_FTLB_FTLB_PAGE_SIZE_4G	  6
/* "FTLBWays" (R): Indicates the Set Associativity of the FTLB Array. */
#define	MIPSNN_CFG4_FTLB_FTLB_WAYS		__BITS(7,4)
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_2		  0
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_3		  1
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_4		  2
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_5		  3
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_6		  4
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_7		  5
#define	  MIPSNN_CFG4_FTLB_FTLB_WAYS_8		  6
/* "FTLBSets" (R): Indicates the number of Set per Way within the FTLB Array. */
#define	MIPSNN_CFG4_FTLB_FTLB_SETS		__BITS(3,0)
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_1		  0
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_2		  1
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_4		  2
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_8		  3
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_16		  4
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_32		  5
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_64		  6
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_128	  7
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_256	  8
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_512	  9
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_1024	  10
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_2048	  11
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_4096	  12
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_8192	  13
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_16384	  14
#define	  MIPSNN_CFG4_FTLB_FTLB_SETS_32768	  15

/* "MMUSizeExt" (R): Extension of Config1[MMUSize-1] field. */
#define	MIPSNN_CFG4_FVTLB_VTLB_SIZE_EXT		__BITS(27,24)
/* "FTLBPageSize" (R/RW): Indicates the Page Size of the FTLB Array Entries. */
#define	MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE	__BITS(12,8)
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_1K	  0
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_4K	  1
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_16K	  2
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_64K	  3
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_256K	  4
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_1M	  5
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_4M	  6
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_16M	  7
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_64M	  8
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_256M	  9
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_1G	  10
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_4G	  11
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_16G	  12
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_64G	  13
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_256G	  14
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_1T	  15
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_4T	  16
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_16T	  17
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_64T	  18
#define	  MIPSNN_CFG4_FVTLB_FTLB_PAGE_SIZE_256T	  19
/* "FTLBWays" (R): Indicates the Set Associativity of the FTLB Array. */
#define	MIPSNN_CFG4_FVTLB_FTLB_WAYS		__BITS(7,4)
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_2		  0
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_3		  1
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_4		  2
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_5		  3
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_6		  4
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_7		  5
#define	  MIPSNN_CFG4_FVTLB_FTLB_WAYS_8		  6
/* "FTLBSets" (R): Indicates the number of Set per Way within the FTLB Array. */
#define	MIPSNN_CFG4_FVTLB_FTLB_SETS		__BITS(3,0)
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_1		  0
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_2		  1
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_4		  2
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_8		  3
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_16	  4
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_32	  5
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_64	  6
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_128	  7
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_256	  8
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_512	  9
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_1024	  10
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_2048	  11
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_4096	  12
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_8192	  13
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_16384	  14
#define	  MIPSNN_CFG4_FVTLB_FTLB_SETS_32768	  15


/*
 * Values in Configuration Register 5 (CP0 Register 16, Select 5)
 */

/* "M" (R): Reserved for undefined configuration present. */
#define	MIPSNN_CFG5_M					__BIT(31)

/* "K" (RW): Enable/disable Config K0/Ku/K23 if segmentation is implemented. */
#define	MIPSNN_CFG5_K					__BIT(30)

/* "CV" (RW): Cache Error Exception Vector control disable. */
#define	MIPSNN_CFG5_CV					__BIT(29)

/* "EVA" (R): Enhanced Virtual Addressing instructions implemented. */
#define	MIPSNN_CFG5_EVA					__BIT(28)

/* "MSAEn" (RW): MIPS SIMD Architecture (MSA) enable. */
#define	MIPSNN_CFG5_MSAEn				__BIT(27)

/* "XNP" (R): Extended LL/SC instructions non present. */
#define	MIPSNN_CFG5_XNP					__BIT(13)

/* "DEC" (R): Dual Endian Capability. */
#define	MIPSNN_CFG5_DEC					__BIT(11)

/* "L2C" (R): Indicates presense of COP0 Config2. */
#define	MIPSNN_CFG5_L2C					__BIT(10)

/* "UFE" (RW): Enable for user mode access to Config5[FRE]. */
#define	MIPSNN_CFG5_UFE					__BIT(9)

/* "FRE" (RW): Enable for user mode to emulate Status[FR]=0 handling. */
#define	MIPSNN_CFG5_FRE					__BIT(8)

/* "VP" (R): Virtual Processor - multi-threading features supported. */
#define	MIPSNN_CFG5_VP					__BIT(7)

/* "SBRI" (RW): SDBBP instruction Reserved Instruction control. */
#define	MIPSNN_CFG5_SBRI				__BIT(6)

/* "MVH" (R): Move To/From High COP0 (MTHCO/MFHCO) instructions implemented. */
#define	MIPSNN_CFG5_MVH					__BIT(5)

/* "LLB" (R): Load-Linked Bit (LLB) is present in COP0 LLAddr. */
#define	MIPSNN_CFG5_LLB					__BIT(4)

/* "MRP" (R): COP0 Memory Accessibility Attributes Registers are present. */
#define	MIPSNN_CFG5_MRP					__BIT(3)

/* "UFR" (R): Allows user-mode access to Status[FR] using CTC1/CFC1. */
#define	MIPSNN_CFG5_UFR					__BIT(2)

/* "NFExists" (R): Nested Fault feature exists. */
#define	MIPSNN_CFG5_NF_EXISTS				__BIT(0)


/*
 * Values in PerfCntCrl Register (CP0 Register 25, Selects 0, 2, 4, 6)
 */

/* "M" (R): next PerCntCtl register present. */
#define	MIPSNN_PERFCTL_M				__BIT(31)

/* "W" (R): Width - is a 64-bit counter. */
#define	MIPSNN_PERFCTL_W				__BIT(30)

/* "Impl" (RAZ): Impl - implementation dependent field. */
#define	MIPSNN_PERFCTL_IMPL				__BITS(29,25)

/* "EC" (Z): Reserved for Virtualisation Mode. */
#define	MIPSNN_PERFCTL_EC				__BITS(24,23)

/* "PCTD" (RW): Performance Counter Trace Disable. */
#define	MIPSNN_PERFCTL_PCTD				__BIT(15)

/*
 * "EVENT" (RW): Event number.  Note: The MIPS32/MIPS64 PRA specs define
 * EventExt from 14:11 and Event from 10:5.  For ease of use, we define a
 * single 10 bit Event field.
 */
#define	MIPSNN_PERFCTL_EVENT				__BITS(14,5)

/* "IE" (RW): Interrupt Enable. */
#define	MIPSNN_PERFCTL_IE				__BIT(4)

/* "U" (RW): Enables event counting in user mode. */
#define	MIPSNN_PERFCTL_U				__BIT(3)

/* "S" (RW): Enables event counting in supervisor mode. */
#define	MIPSNN_PERFCTL_S				__BIT(2)

/* "K" (RW): Enables event counting in kernel mode. */
#define	MIPSNN_PERFCTL_K				__BIT(1)

/* "EXL" (RW): Enables event counting when EXL bit in Status is one. */
#define	MIPSNN_PERFCTL_EXL				__BIT(0)


/*
 * Values in Configuration Register 6 (CP0 Register 16, Select 6)
 * for RMI XLP processors
 */

/* "CTLB_SIZE" (R): Number of Combined TLB entries - 1. */
#define	MIPSNN_RMIXLP_CFG6_CTLB_SIZE_MASK	0xffff0000
#define	MIPSNN_RMIXLP_CFG6_CTLB_SIZE_SHIFT	16

/* "VTLB_SIZE" (R): Number of Variable TLB entries - 1. */
#define	MIPSNN_RMIXLP_CFG6_VTLB_SIZE_MASK	0x0000ffc0
#define	MIPSNN_RMIXLP_CFG6_VTLB_SIZE_SHIFT	6

/* "ELVT" (RW): Enable Large Variable TLB. */
#define	MIPSNN_RMIXLP_CFG6_ELVT			0x00000020

/* "EPW" (RW): Enable PageWalker. */
#define	MIPSNN_RMIXLP_CFG6_EPW			0x00000008

/* "EFT" (RW): Enable Fixed TLB. */
#define	MIPSNN_RMIXLP_CFG6_EFT			0x00000004

/* "PWI" (R): PageWalker implemented. */
#define	MIPSNN_RMIXLP_CFG6_PWI			0x00000001

/* "FTI" (R): Fixed TLB implemented. */
#define	MIPSNN_RMIXLP_CFG6_FTI			0x00000001

/*
 * Values in Configuration Register 7 (CP0 Register 16, Select 7)
 * for RMI XLP processors
 */

/* "LG" (RW): Small or Large Page. */
#define	MIPSNN_RMIXLP_CFG7_LG_MASK	__BIT(61)

/* "MASKLG" (RW): large page size supported in CAM only. */
#define	MIPSNN_RMIXLP_CFG7_MASKLG_MASK	0x0000ff00
#define	MIPSNN_RMIXLP_CFG7_MASKLG_SHIFT	8

#define	MIPSNN_RMIXLP_CFG7_MASKLG_4KB	(0xff >> 8)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_16KB	(0xff >> 7)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_64KB	(0xff >> 6)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_256KB	(0xff >> 5)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_1MB	(0xff >> 4)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_4MB	(0xff >> 3)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_16MB	(0xff >> 2)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_64MB	(0xff >> 1)
#define	MIPSNN_RMIXLP_CFG7_MASKLG_256MB	(0xff >> 0)

/* "MASKSM" (RW): small page size supported in CAM/RAM. */
#define	MIPSNN_RMIXLP_CFG7_MASKSM_MASK	0x000000ff
#define	MIPSNN_RMIXLP_CFG7_MASKSM_SHIFT	0

#define	MIPSNN_RMIXLP_CFG7_MASKSM_4KB	(0xff >> 8)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_16KB	(0xff >> 7)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_64KB	(0xff >> 6)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_256KB	(0xff >> 5)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_1MB	(0xff >> 4)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_4MB	(0xff >> 3)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_16MB	(0xff >> 2)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_64MB	(0xff >> 1)
#define	MIPSNN_RMIXLP_CFG7_MASKSM_256MB	(0xff >> 0)


/*
 * Values in Configuration Register 6 (CP0 Register 16, Select 6)
 * for the MTI 74K and 1074K cores.
 */
/* "SPCD" (R/W): Sleep state Perforance Counter Disable. */
#define	MIPSNN_MTI_CFG6_SPCD		__BIT(14)

/* "SYND" (R/W): SYNonym tag update Disable. */
#define	MIPSNN_MTI_CFG6_SYND		__BIT(13)

/* "IFUPerfCtl" (R/W): IFU Performance Control. */
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_MASK			__BIT(12:10)
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_STALL			0
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_JUMP			1
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_STALLED_INSN		2
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_CACHE_MISPREDICTION	3
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_CACHE_PREDICTION		4
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_BAD_JR_CACHE_ENTRY		5
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_UNIMPL			6
#define	MIPSNN_MTI_CFG6_IFU_PERF_CTL_CBRACH_TAKEN		7

/* "NMRUP" (R): Most Recently Used JTLB Replacement scheme Present. */
#define	MIPSNN_MTI_CFG6_NMRUP		__BIT(9)	/* 1: implemented */

/* "NMRUD" (R/W): NMRU Disable. */
#define	MIPSNN_MTI_CFG6_NMRUD		__BIT(8)	/* 1: TLBWR is random */

/* "JRCP" (R): JR Cache Present. */
#define	MIPSNN_MTI_CFG6_JRCP		__BIT(1)	/* 1: implemented */

/* "JRCD" (R/W): JR Cache prediction Disable. */
#define	MIPSNN_MTI_CFG6_JRCD		__BIT(0)	/* 1: disabled */


/*
 * Values in Configuration Register 7 (CP0 Register 16, Select 7)
 * for the MTI 24K, 34K, 74K, 1004K, and 1074K cores
 */

/* "WII" (R): Wait IE Ignore. */
#define	MIPSNN_MTI_CFG7_WII		__BIT(31)

/* "FPFS" (R/W): Fast Prepare For Store (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_FPFS		__BIT(30)

/* "IHB" (R/W): Implicit HB (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_IHB		__BIT(29)

/* "FPR1" (R): Float Point Ratio 1 (74K, 1074K). */
#define	MIPSNN_MTI_CFG7_FPR1		__BIT(28)	/* 1: 3:2 */

/* "SEHB" (R/W): slow EHB (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_SEHB		__BIT(27)

/* "CP2IO" (R/W): Force COP2 data to be in-order (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_CP2IO		__BIT(26)

/* "IAGN" (R/W): Issue LSU-side instructions in program order (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_IAGN		__BIT(25)

/* "IAGN" (R/W): Issue LSU-side instructions in program order (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_IAGN		__BIT(25)

/* "IALU" (R/W): Issue ALU-side instructions in program order (74K, 1074K) */
#define	MIPSNN_MTI_CFG7_IALU		__BIT(24)

/* "DGHR" (R/W): disable global history in branch prediction (74K, 1074K). */
#define	MIPSNN_MTI_CFG7_DGHR		__BIT(23)	/* 1: disable */

/* "SG" (R/W): Single Graduation per cycle (74K, 1074K). */
#define	MIPSNN_MTI_CFG7_SG		__BIT(22)	/* 1: no superscalar */

/* "SUI" (R/W): Strict Uncached Instruction (SUI) policy control (74K, 1074K). */
#define	MIPSNN_MTI_CFG7_SUI		__BIT(21)

/* "NCWB" (R/W): Non-Choerent WriteBack (1004K). */
#define	MIPSNN_MTI_CFG7_NCWB		__BIT(20)

/* "PCT" (R): Performance Counters per TC (34K, 1004K). */
#define	MIPSNN_MTI_CFG7_PCT		__BIT(19)

/* "HCI" (R): Hardware Cache Initialization. */
#define	MIPSNN_MTI_CFG7_HCI		__BIT(18)

/* "FPR" (R): Float Point Ratio. */
#define	MIPSNN_MTI_CFG7_FPR0		__BIT(17)	/* 1: half speed */

#define	MIPSNN_MTI_CFG7_FPR_MASK	(MIPSNN_MTI_CFG7_FPR1|MIPSNN_MTI_CFG7_FPR0)
#define	MIPSNN_MTI_CFG7_FPR_SHIFT	0
#define	MIPSNN_MTI_CFG7_FPR_1to1	0
#define	MIPSNN_MTI_CFG7_FPR_2to1	MIPSNN_MTI_CFG7_FPR0
#define	MIPSNN_MTI_CFG7_FPR_3to2	MIPSNN_MTI_CFG7_FPR1
#define	MIPSNN_MTI_CFG7_FPR_RESERVED	MIPSNN_MTI_CFG7_FPR_MASK

/* "AR" (R): Alias Removal. */
#define	MIPSNN_MTI_CFG7_AR		__BIT(16)	/* 1: no virt aliases */

/* "PREF" (R/W): Instruction Prefetching (74K, 1074K). */
#define	MIPSNN_MTI_CFG7_PREF_MASK	__BITS(12,11)
#define	MIPSNN_MTI_CFG7_PREF_SHIFT	11
#define	MIPSNN_MTI_CFG7_PREF_DISABLE	0
#define	MIPSNN_MTI_CFG7_PREF_ONELINE	1
#define	MIPSNN_MTI_CFG7_PREF_RESERVED	2
#define	MIPSNN_MTI_CFG7_PREF_TWOLINES	3

/* "IAR" (R): Instruction Alias Removal. */
#define	MIPSNN_MTI_CFG7_IAR		__BIT(10)	/* 1: no virt aliases */

/* "IVA" (R or RW): Instruction Virtual Alias fix disable. */
#define	MIPSNN_MTI_CFG7_IVA		__BIT(9)	/* 1: fix disable */

/* "ES" (RW): External Sync. */
#define	MIPSNN_MTI_CFG7_ES		__BIT(8)

/* "BTLM" (RW): Block TC on Load Miss. */
#define	MIPSNN_MTI_CFG7_BTLM		__BIT(7)

/* "CPOOO" (RW): Out-Of-Order on Coprocessor interfaces (COP0/COP1). */
#define	MIPSNN_MTI_CFG7_CPOOO		__BIT(6)	/* 1: disable OOO */

/* "NBLSU" (RW): Non-Blocking LSU. (24K, 34K) */
#define	MIPSNN_MTI_CFG7_NBLSU		__BIT(5)	/* 1: stalls pipeline */

/* "UBL" (RW): Uncached Loads Blocking. */
#define	MIPSNN_MTI_CFG7_UBL		__BIT(4)	/* 1: blocking loads */

/* "BP" (RW): Branch Prediction. */
#define	MIPSNN_MTI_CFG7_BP		__BIT(3)	/* 1: disabled */

/* "RPS" (RW): Return Prediction Stack. */
#define	MIPSNN_MTI_CFG7_RPS		__BIT(2)	/* 1: disabled */

/* "BHT" (RW): Branch History Table. */
#define	MIPSNN_MTI_CFG7_BHT		__BIT(1)	/* 1: disabled */

/* "SL" (RW): Scheduled Loads. */
#define	MIPSNN_MTI_CFG7_SL		__BIT(0)	/* 1: load misses block */