/* $NetBSD: cacheops_20.h,v 1.9 2008/04/28 20:23:26 martin Exp $ */ /*- * Copyright (c) 1997 The NetBSD Foundation, Inc. * All rights reserved. * * This code is derived from software contributed to The NetBSD Foundation * by Leo Weppelman * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions * are met: * 1. Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * 2. Redistributions in binary form must reproduce the above copyright * notice, this list of conditions and the following disclaimer in the * documentation and/or other materials provided with the distribution. * * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ /* * Invalidate entire TLB. */ static __inline void __attribute__((__unused__)) TBIA_20(void) { __asm volatile (" pflusha"); } /* * Invalidate any TLB entry for given VA (TB Invalidate Single) */ static __inline void __attribute__((__unused__)) TBIS_20(vaddr_t va) { __asm volatile (" pflushs #0,#0,%0@" : : "a" (va) ); } /* * Invalidate supervisor side of TLB */ static __inline void __attribute__((__unused__)) TBIAS_20(void) { __asm volatile (" pflushs #4,#4"); } /* * Invalidate user side of TLB */ static __inline void __attribute__((__unused__)) TBIAU_20(void) { __asm volatile (" pflushs #0,#4;"); } /* * Invalidate instruction cache */ static __inline void __attribute__((__unused__)) ICIA_20(void) { __asm volatile (" movc %0,%%cacr;" : : "d" (IC_CLEAR)); } static __inline void __attribute__((__unused__)) ICPA_20(void) { __asm volatile (" movc %0,%%cacr;" : : "d" (IC_CLEAR)); } /* * Invalidate data cache. * NOTE: we do not flush 68030/20 on-chip cache as there are no aliasing * problems with DC_WA. The only cases we have to worry about are context * switch and TLB changes, both of which are handled "in-line" in resume * and TBI*. */ #define DCIA_20() #define DCIS_20() #define DCIU_20() #define DCIAS_20(va) #define DCFA_20() #define DCPA_20() static __inline void __attribute__((__unused__)) PCIA_20(void) { __asm volatile (" movc %0,%%cacr;" : : "d" (DC_CLEAR)); } |