Training courses

Kernel and Embedded Linux

Bootlin training courses

Embedded Linux, kernel,
Yocto Project, Buildroot, real-time,
graphics, boot time, debugging...

Bootlin logo

Elixir Cross Referencer

  1
  2
  3
  4
  5
  6
  7
  8
  9
 10
 11
 12
 13
 14
 15
 16
 17
 18
 19
 20
 21
 22
 23
 24
 25
 26
 27
 28
 29
 30
 31
 32
 33
 34
 35
 36
 37
 38
 39
 40
 41
 42
 43
 44
 45
 46
 47
 48
 49
 50
 51
 52
 53
 54
 55
 56
 57
 58
 59
 60
 61
 62
 63
 64
 65
 66
 67
 68
 69
 70
 71
 72
 73
 74
 75
 76
 77
 78
 79
 80
 81
 82
 83
 84
 85
 86
 87
 88
 89
 90
 91
 92
 93
 94
 95
 96
 97
 98
 99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
/*	$NetBSD: mvsoc_space.c,v 1.10 2018/03/16 17:56:32 ryo Exp $	*/
/*
 * Copyright (c) 2007 KIYOHARA Takashi
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 *
 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
 * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <sys/cdefs.h>
__KERNEL_RCSID(0, "$NetBSD: mvsoc_space.c,v 1.10 2018/03/16 17:56:32 ryo Exp $");

#include "opt_mvsoc.h"
#include "mvpex.h"
#include "gtpci.h"

#include <sys/param.h>
#include <sys/systm.h>

#include <uvm/uvm_extern.h>

#include <sys/bus.h>

#include <arm/marvell/mvsocreg.h>
#include <arm/marvell/mvsocvar.h>


/* Proto types for all the bus_space structure functions */
bs_protos(mvsoc);
bs_protos(generic);
bs_protos(generic_armv4);
bs_protos(bs_notimpl);

#define MVSOC_BUS_SPACE_NORMAL_FUNCS		\
	/* read (single) */			\
	.bs_r_1 = generic_bs_r_1,		\
	.bs_r_2 = generic_armv4_bs_r_2,		\
	.bs_r_4 = generic_bs_r_4,		\
	.bs_r_8 = bs_notimpl_bs_r_8,		\
						\
	/* read multiple */			\
	.bs_rm_1 = generic_bs_rm_1,		\
	.bs_rm_2 = generic_armv4_bs_rm_2,	\
	.bs_rm_4 = generic_bs_rm_4,		\
	.bs_rm_8 = bs_notimpl_bs_rm_8,		\
						\
	/* read region */			\
	.bs_rr_1 = generic_bs_rr_1,		\
	.bs_rr_2 = generic_armv4_bs_rr_2,	\
	.bs_rr_4 = generic_bs_rr_4,		\
	.bs_rr_8 = bs_notimpl_bs_rr_8,		\
						\
	/* write (single) */			\
	.bs_w_1 = generic_bs_w_1,		\
	.bs_w_2 = generic_armv4_bs_w_2,		\
	.bs_w_4 = generic_bs_w_4,		\
	.bs_w_8 = bs_notimpl_bs_w_8,		\
						\
	/* write multiple */			\
	.bs_wm_1 = generic_bs_wm_1,		\
	.bs_wm_2 = generic_armv4_bs_wm_2,	\
	.bs_wm_4 = generic_bs_wm_4,		\
	.bs_wm_8 = bs_notimpl_bs_wm_8,		\
						\
	/* write region */			\
	.bs_wr_1 = generic_bs_wr_1,		\
	.bs_wr_2 = generic_armv4_bs_wr_2,	\
	.bs_wr_4 = generic_bs_wr_4,		\
	.bs_wr_8 = bs_notimpl_bs_wr_8

#define MVSOC_BUS_SPACE_STREAM_FUNCS		\
	/* read stream (single) */		\
	.bs_r_1_s = generic_bs_r_1,		\
	.bs_r_2_s = generic_armv4_bs_r_2,	\
	.bs_r_4_s = generic_bs_r_4,		\
	.bs_r_8_s = bs_notimpl_bs_r_8,		\
						\
	/* read multiple stream */		\
	.bs_rm_1_s = generic_bs_rm_1,		\
	.bs_rm_2_s = generic_armv4_bs_rm_2,	\
	.bs_rm_4_s = generic_bs_rm_4,		\
	.bs_rm_8_s = bs_notimpl_bs_rm_8,	\
						\
	/* read region stream */		\
	.bs_rr_1_s = generic_bs_rr_1,		\
	.bs_rr_2_s = generic_armv4_bs_rr_2,	\
	.bs_rr_4_s = generic_bs_rr_4,		\
	.bs_rr_8_s = bs_notimpl_bs_rr_8,	\
						\
	/* write stream (single) */		\
	.bs_w_1_s = generic_bs_w_1,		\
	.bs_w_2_s = generic_armv4_bs_w_2,	\
	.bs_w_4_s = generic_bs_w_4,		\
	.bs_w_8_s = bs_notimpl_bs_w_8,		\
						\
	/* write multiple stream */		\
	.bs_wm_1_s = generic_bs_wm_1,		\
	.bs_wm_2_s = generic_armv4_bs_wm_2,	\
	.bs_wm_4_s = generic_bs_wm_4,		\
	.bs_wm_8_s = bs_notimpl_bs_wm_8,	\
						\
	/* write region stream */		\
	.bs_wr_1_s = generic_bs_wr_1,		\
	.bs_wr_2_s = generic_armv4_bs_wr_2,	\
	.bs_wr_4_s = generic_bs_wr_4,		\
	.bs_wr_8_s = bs_notimpl_bs_wr_8

#define MVSOC_BUS_SPACE_DEFAULT_FUNCS		\
	/* mapping/unmapping */			\
	.bs_map = mvsoc_bs_map,			\
	.bs_unmap = mvsoc_bs_unmap,		\
	.bs_subregion = mvsoc_bs_subregion,	\
						\
	/* allocation/deallocation */		\
	.bs_alloc =mvsoc_bs_alloc,		\
	.bs_free = mvsoc_bs_free,		\
						\
	/* get kernel virtual address */	\
	.bs_vaddr = mvsoc_bs_vaddr,		\
						\
	/* mmap bus space for userland */	\
	.bs_mmap = bs_notimpl_bs_mmap,		\
						\
	/* barrier */				\
	.bs_barrier = mvsoc_bs_barrier,		\
						\
	MVSOC_BUS_SPACE_NORMAL_FUNCS,		\
						\
	/* set multiple */			\
	.bs_sm_1 = bs_notimpl_bs_sm_1,		\
	.bs_sm_2 = bs_notimpl_bs_sm_2,		\
	.bs_sm_4 = bs_notimpl_bs_sm_4,		\
	.bs_sm_8 = bs_notimpl_bs_sm_8,		\
						\
	/* set region */			\
	.bs_sr_1 = bs_notimpl_bs_sr_1,		\
	.bs_sr_2 = generic_armv4_bs_sr_2,	\
	.bs_sr_4 = generic_bs_sr_4,		\
	.bs_sr_8 = bs_notimpl_bs_sr_8,		\
						\
	/* copy */				\
	.bs_c_1 = bs_notimpl_bs_c_1,		\
	.bs_c_2 = generic_armv4_bs_c_2,		\
	.bs_c_4 = bs_notimpl_bs_c_4,		\
	.bs_c_8 = bs_notimpl_bs_c_8


struct bus_space mvsoc_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)0,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};

#if NMVPEX > 0
#if defined(ORION)
struct bus_space orion_pex0_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PEX0_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space orion_pex0_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PEX0_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space orion_pex1_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PEX1_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space orion_pex1_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PEX1_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
#endif

#if defined(KIRKWOOD)
struct bus_space kirkwood_pex_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)KIRKWOOD_TAG_PEX_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space kirkwood_pex_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)KIRKWOOD_TAG_PEX_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space kirkwood_pex1_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)KIRKWOOD_TAG_PEX1_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space kirkwood_pex1_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)KIRKWOOD_TAG_PEX1_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
#endif

#if defined(DOVE)
struct bus_space dove_pex0_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)DOVE_TAG_PEX0_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space dove_pex0_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)DOVE_TAG_PEX0_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space dove_pex1_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)DOVE_TAG_PEX1_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space dove_pex1_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)DOVE_TAG_PEX1_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
#endif

#if defined(ARMADAXP)
struct bus_space armadaxp_pex00_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX00_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex00_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX00_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex01_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX01_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex01_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX01_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex02_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX02_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex02_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX02_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex03_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX03_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex03_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX03_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex10_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX10_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex10_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX10_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex2_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX2_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex2_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX2_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex3_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX3_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
struct bus_space armadaxp_pex3_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ARMADAXP_TAG_PEX3_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS
};
#endif
#endif

#if NGTPCI > 0
#if defined(ORION)
struct bus_space orion_pci_mem_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PCI_MEM,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
struct bus_space orion_pci_io_bs_tag = {
	/* cookie */
	.bs_cookie = (void *)ORION_TAG_PCI_IO,

	MVSOC_BUS_SPACE_DEFAULT_FUNCS,
#ifdef __BUS_SPACE_HAS_STREAM_METHODS
	MVSOC_BUS_SPACE_NORMAL_FUNCS,
#endif
};
#endif
#endif


int
mvsoc_bs_map(void *space, bus_addr_t address, bus_size_t size, int flags,
	     bus_space_handle_t *handlep)
{
	const struct pmap_devmap *pd;
	paddr_t startpa, endpa, offset, pa;
	vaddr_t va;

/*
 * XXX: We are not configuring any decode windows for Armada XP
 * 	at the moment. We rely on those that have been set by u-boot.
 *	Hence we don't want to mess around with decode windows,
 *	till we get full controll over them.
 */

	int tag = (int)space;

	if (tag != 0) {
		bus_addr_t remap;
		uint32_t base;
		int window;

		window = mvsoc_target(tag, NULL, NULL, &base, NULL);
		if (window == -1)
			return ENOMEM;
		if (window < nremap) {
			remap = read_mlmbreg(MVSOC_MLMB_WRLR(window)) &
			    MVSOC_MLMB_WRLR_REMAP_MASK;
			remap |=
			    (read_mlmbreg(MVSOC_MLMB_WRHR(window)) << 16) << 16;
			address = address - remap + base;
		}
	}

	if ((pd = pmap_devmap_find_pa(address, size)) != NULL) {
		/* Device was statically mapped. */
		*handlep = pd->pd_va + (address - pd->pd_pa);
		return 0;
	}

	startpa = trunc_page(address);
	endpa = round_page(address + size);
	offset = address & PAGE_MASK;

	/* XXX use extent manager to check duplicate mapping */

	va = uvm_km_alloc(kernel_map, endpa - startpa, 0,
	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
	if (va == 0x00000000)
		return ENOMEM;

	*handlep = va + offset;

	const int pmapflags =
	    (flags & (BUS_SPACE_MAP_CACHEABLE|BUS_SPACE_MAP_PREFETCHABLE))
		? 0
		: PMAP_NOCACHE;

	/* Now map the pages */
	for (pa = startpa; pa < endpa; pa += PAGE_SIZE, va += PAGE_SIZE) {
		pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, pmapflags);
	}
	pmap_update(pmap_kernel());

	return 0;
}

void
mvsoc_bs_unmap(void *space, bus_space_handle_t handle, bus_size_t size)
{
	vaddr_t va, sz;

	if (pmap_devmap_find_va(handle, size) != NULL)
		/* Device was statically mapped; nothing to do. */
		return;

	va = trunc_page(handle);
        sz = round_page(handle + size) - va;

	pmap_kremove(va, sz);
	pmap_update(pmap_kernel());
	uvm_km_free(kernel_map, va, sz, UVM_KMF_VAONLY);
}

/* ARGSUSED */
int
mvsoc_bs_subregion(void *space, bus_space_handle_t handle,
		       bus_size_t offset, bus_size_t size,
		       bus_space_handle_t *nhandlep)
{

	*nhandlep = handle + offset;
	return 0;
}

/* ARGSUSED */
int
mvsoc_bs_alloc(void *space, bus_addr_t reg_start, bus_addr_t reg_end,
	       bus_size_t size, bus_size_t alignment, bus_size_t boundary,
	       int flags, bus_addr_t *addrp, bus_space_handle_t *handlep)
{

	panic("%s(): not implemented\n", __func__);
}

/* ARGSUSED */
void
mvsoc_bs_free(void *space, bus_space_handle_t handle, bus_size_t size)
{

	panic("%s(): not implemented\n", __func__);
}

/* ARGSUSED */
void
mvsoc_bs_barrier(void *space, bus_space_handle_t handle, bus_size_t offset,
		 bus_size_t length, int flags)
{

	/* Nothing to do. */
}

/* ARGSUSED */
void *
mvsoc_bs_vaddr(void *space, bus_space_handle_t handle)
{

	return (void *)handle;
}