/* $NetBSD: gemini_gpio.c,v 1.3 2011/07/01 19:32:28 dyoung Exp $ */
/* adapted from
* $NetBSD: omap2_gpio.c,v 1.6 2008/11/19 06:26:27 matt Exp
*/
/*-
* Copyright (c) 2007 The NetBSD Foundation, Inc.
* All rights reserved.
*
* This code is derived from software contributed to The NetBSD Foundation
* by Matt Thomas
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright
* notice, this list of conditions and the following disclaimer in the
* documentation and/or other materials provided with the distribution.
*
* THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
* ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
* TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
* PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#include <sys/cdefs.h>
__KERNEL_RCSID(0, "$NetBSD: gemini_gpio.c,v 1.3 2011/07/01 19:32:28 dyoung Exp $");
#define _INTR_PRIVATE
#include "locators.h"
#include "gpio.h"
#include "geminigmac.h"
#include "opt_gemini.h"
#include <sys/param.h>
#include <sys/evcnt.h>
#include <sys/atomic.h>
#include <uvm/uvm_extern.h>
#include <machine/intr.h>
#include <arm/cpu.h>
#include <arm/armreg.h>
#include <arm/cpufunc.h>
#include <sys/bus.h>
#include <arm/gemini/gemini_reg.h>
#include <arm/gemini/gemini_obiovar.h>
#include <arm/gemini/gemini_gpiovar.h>
#include <arm/pic/picvar.h>
#if NGPIO > 0
#include <sys/gpio.h>
#include <dev/gpio/gpiovar.h>
#endif
static void gpio_pic_block_irqs(struct pic_softc *, size_t, uint32_t);
static void gpio_pic_unblock_irqs(struct pic_softc *, size_t, uint32_t);
static int gpio_pic_find_pending_irqs(struct pic_softc *);
static void gpio_pic_establish_irq(struct pic_softc *, struct intrsource *);
const struct pic_ops gpio_pic_ops = {
.pic_block_irqs = gpio_pic_block_irqs,
.pic_unblock_irqs = gpio_pic_unblock_irqs,
.pic_find_pending_irqs = gpio_pic_find_pending_irqs,
.pic_establish_irq = gpio_pic_establish_irq,
};
struct gpio_softc {
device_t gpio_dev;
struct pic_softc gpio_pic;
struct intrsource *gpio_is;
bus_space_tag_t gpio_memt;
bus_space_handle_t gpio_memh;
uint32_t gpio_enable_mask;
uint32_t gpio_edge_mask;
uint32_t gpio_edge_falling_mask;
uint32_t gpio_edge_rising_mask;
uint32_t gpio_level_mask;
uint32_t gpio_level_hi_mask;
uint32_t gpio_level_lo_mask;
uint32_t gpio_inuse_mask;
#if NGPIO > 0
struct gpio_chipset_tag gpio_chipset;
gpio_pin_t gpio_pins[32];
#endif
};
#define PIC_TO_SOFTC(pic) \
((struct gpio_softc *)((char *)(pic) - \
offsetof(struct gpio_softc, gpio_pic)))
#define GPIO_READ(gpio, reg) \
bus_space_read_4((gpio)->gpio_memt, (gpio)->gpio_memh, (reg))
#define GPIO_WRITE(gpio, reg, val) \
bus_space_write_4((gpio)->gpio_memt, (gpio)->gpio_memh, (reg), (val))
void
gpio_pic_unblock_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
{
struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
KASSERT(irq_base == 0);
gpio->gpio_enable_mask |= irq_mask;
/*
* If this a level source, ack it now. If it's still asserted
* it'll come back.
*/
GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, gpio->gpio_enable_mask);
if (irq_mask & gpio->gpio_level_mask)
GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR,
irq_mask & gpio->gpio_level_mask);
}
void
gpio_pic_block_irqs(struct pic_softc *pic, size_t irq_base, uint32_t irq_mask)
{
struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
KASSERT(irq_base == 0);
gpio->gpio_enable_mask &= ~irq_mask;
GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, ~irq_mask);
/*
* If any of the sources are edge triggered, ack them now so
* we won't lose them.
*/
if (irq_mask & gpio->gpio_edge_mask)
GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR,
irq_mask & gpio->gpio_edge_mask);
}
int
gpio_pic_find_pending_irqs(struct pic_softc *pic)
{
struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
uint32_t pending;
pending = GPIO_READ(gpio, GEMINI_GPIO_INTRMSKSTATE);
KASSERT((pending & ~gpio->gpio_enable_mask) == 0);
if (pending == 0)
return 0;
/*
* Now find all the pending bits and mark them as pending.
*/
(void) pic_mark_pending_sources(&gpio->gpio_pic, 0, pending);
return 1;
}
void
gpio_pic_establish_irq(struct pic_softc *pic, struct intrsource *is)
{
struct gpio_softc * const gpio = PIC_TO_SOFTC(pic);
KASSERT(is->is_irq < 32);
uint32_t irq_mask = __BIT(is->is_irq);
uint32_t v;
#if 0
unsigned int i;
struct intrsource *maybe_is;
#endif
/*
* Make sure the irq isn't enabled and not asserting.
*/
gpio->gpio_enable_mask &= ~irq_mask;
GPIO_WRITE(gpio, GEMINI_GPIO_INTRENB, gpio->gpio_enable_mask);
GPIO_WRITE(gpio, GEMINI_GPIO_INTRCLR, irq_mask);
/*
* Convert the type to a gpio type and figure out which bits in what
* register we have to tweak.
*/
gpio->gpio_edge_rising_mask &= ~irq_mask;
gpio->gpio_edge_falling_mask &= ~irq_mask;
gpio->gpio_level_hi_mask &= ~irq_mask;
gpio->gpio_level_lo_mask &= ~irq_mask;
switch (is->is_type) {
case IST_LEVEL_LOW: gpio->gpio_level_lo_mask |= irq_mask; break;
case IST_LEVEL_HIGH: gpio->gpio_level_hi_mask |= irq_mask; break;
case IST_EDGE_FALLING: gpio->gpio_edge_falling_mask |= irq_mask; break;
case IST_EDGE_RISING: gpio->gpio_edge_rising_mask |= irq_mask; break;
case IST_EDGE_BOTH:
gpio->gpio_edge_rising_mask |= irq_mask;
gpio->gpio_edge_falling_mask |= irq_mask;
break;
default:
panic("%s: unknown is_type %d\n", __FUNCTION__, is->is_type);
}
gpio->gpio_edge_mask =
gpio->gpio_edge_rising_mask | gpio->gpio_edge_falling_mask;
gpio->gpio_level_mask =
gpio->gpio_level_hi_mask|gpio->gpio_level_lo_mask;
gpio->gpio_inuse_mask |= irq_mask;
/*
* Set the interrupt type.
*/
GPIO_WRITE(gpio, GEMINI_GPIO_INTRTRIG, gpio->gpio_level_mask);
GPIO_WRITE(gpio, GEMINI_GPIO_INTREDGEBOTH,
gpio->gpio_edge_rising_mask & gpio->gpio_edge_falling_mask);
GPIO_WRITE(gpio, GEMINI_GPIO_INTRDIR,
gpio->gpio_edge_falling_mask | gpio->gpio_level_lo_mask);
/*
* Mark it as input by clearning bit(s) in PINDIR reg
*/
v = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
v &= ~irq_mask;
GPIO_WRITE(gpio, GEMINI_GPIO_PINDIR, v);
#if 0
for (i = 0, maybe_is = NULL; i < 32; i++) {
if ((is = pic->pic_sources[i]) != NULL) {
if (maybe_is == NULL || is->is_ipl > maybe_is->is_ipl)
maybe_is = is;
}
}
if (maybe_is != NULL) {
is = gpio->gpio_is;
KASSERT(is != NULL);
is->is_ipl = maybe_is->is_ipl;
(*is->is_pic->pic_ops->pic_establish_irq)(is->is_pic, is);
}
#endif
}
static int gpio_match(device_t, cfdata_t, void *);
static void gpio_attach(device_t, device_t, void *);
CFATTACH_DECL_NEW(geminigpio,
sizeof(struct gpio_softc),
gpio_match, gpio_attach,
NULL, NULL);
#if NGPIO > 0 || NGEMINIGMAC > 0
int
geminigpio_pin_read(void *arg, int pin)
{
struct gpio_softc * const gpio = device_private(arg);
return (GPIO_READ(gpio, GEMINI_GPIO_DATAIN) >> pin) & 1;
}
void
geminigpio_pin_write(void *arg, int pin, int value)
{
struct gpio_softc * const gpio = device_private(arg);
uint32_t mask = 1 << pin;
if (value)
GPIO_WRITE(gpio, GEMINI_GPIO_DATASET, mask);
else
GPIO_WRITE(gpio, GEMINI_GPIO_DATACLR, mask);
}
void
geminigpio_pin_ctl(void *arg, int pin, int flags)
{
struct gpio_softc * const gpio = device_private(arg);
uint32_t mask = 1 << pin;
uint32_t old, new;
old = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
new = old;
switch (flags & (GPIO_PIN_INPUT|GPIO_PIN_OUTPUT)) {
case GPIO_PIN_INPUT: new &= ~mask; break;
case GPIO_PIN_OUTPUT: new |= mask; break;
default: return;
}
if (old != new)
GPIO_WRITE(gpio, GEMINI_GPIO_PINDIR, new);
}
static void
gpio_defer(device_t self)
{
struct gpio_softc * const gpio = device_private(self);
struct gpio_chipset_tag * const gp = &gpio->gpio_chipset;
struct gpiobus_attach_args gba;
gpio_pin_t *pins;
uint32_t mask, dir, valueout, valuein;
int pin;
gp->gp_cookie = gpio->gpio_dev;
gp->gp_pin_read = geminigpio_pin_read;
gp->gp_pin_write = geminigpio_pin_write;
gp->gp_pin_ctl = geminigpio_pin_ctl;
gba.gba_gc = gp;
gba.gba_pins = gpio->gpio_pins;
gba.gba_npins = __arraycount(gpio->gpio_pins);
dir = GPIO_READ(gpio, GEMINI_GPIO_PINDIR);
valueout = GPIO_READ(gpio, GEMINI_GPIO_DATAOUT);
valuein = GPIO_READ(gpio, GEMINI_GPIO_DATAIN);
for (pin = 0, mask = 1, pins = gpio->gpio_pins;
pin < 32; pin++, mask <<= 1, pins++) {
pins->pin_num = pin;
if (gpio->gpio_inuse_mask & mask)
pins->pin_caps = GPIO_PIN_INPUT;
else
pins->pin_caps = GPIO_PIN_INPUT|GPIO_PIN_OUTPUT;
pins->pin_flags =
(dir & mask) ? GPIO_PIN_OUTPUT : GPIO_PIN_INPUT;
pins->pin_state =
(((dir & mask) ? valueout : valuein) & mask)
? GPIO_PIN_HIGH
: GPIO_PIN_LOW;
}
config_found_ia(self, "gpiobus", &gba, gpiobus_print);
}
#endif /* NGPIO > 0 */
int
gpio_match(device_t parent, cfdata_t cfdata, void *aux)
{
struct obio_attach_args *oa = aux;
if (oa->obio_addr == GEMINI_GPIO0_BASE
|| oa->obio_addr == GEMINI_GPIO1_BASE
|| oa->obio_addr == GEMINI_GPIO2_BASE)
return 1;
return 0;
}
void
gpio_attach(device_t parent, device_t self, void *aux)
{
struct obio_attach_args * const oa = aux;
struct gpio_softc * const gpio = device_private(self);
int error;
if (oa->obio_intr == OBIOCF_INTR_DEFAULT)
panic("\n%s: no intr assigned", device_xname(self));
if (oa->obio_size == OBIOCF_SIZE_DEFAULT)
oa->obio_size = GEMINI_GPIO_SIZE;
gpio->gpio_dev = self;
gpio->gpio_memt = oa->obio_iot;
error = bus_space_map(oa->obio_iot, oa->obio_addr, oa->obio_size,
0, &gpio->gpio_memh);
if (error) {
aprint_error(": failed to map register %#lx@%#lx: %d\n",
oa->obio_size, oa->obio_addr, error);
return;
}
if (oa->obio_intrbase != OBIOCF_INTRBASE_DEFAULT) {
gpio->gpio_pic.pic_ops = &gpio_pic_ops;
strlcpy(gpio->gpio_pic.pic_name, device_xname(self),
sizeof(gpio->gpio_pic.pic_name));
gpio->gpio_pic.pic_maxsources = 32;
pic_add(&gpio->gpio_pic, oa->obio_intrbase);
aprint_normal(": interrupts %d..%d",
oa->obio_intrbase, oa->obio_intrbase + 31);
gpio->gpio_is = intr_establish(oa->obio_intr,
IPL_HIGH, IST_LEVEL_HIGH, pic_handle_intr, &gpio->gpio_pic);
KASSERT(gpio->gpio_is != NULL);
aprint_normal(", intr %d", oa->obio_intr);
}
aprint_normal("\n");
#if NGPIO > 0
config_interrupts(self, gpio_defer);
#endif
}