Training courses

Kernel and Embedded Linux

Bootlin training courses

Embedded Linux, kernel,
Yocto Project, Buildroot, real-time,
graphics, boot time, debugging...

Bootlin logo

Elixir Cross Referencer

/*	$NetBSD: i80321_aau.c,v 1.15 2012/02/12 16:31:01 matt Exp $	*/

/*
 * Copyright (c) 2002 Wasabi Systems, Inc.
 * All rights reserved.
 *
 * Written by Jason R. Thorpe for Wasabi Systems, Inc.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. All advertising materials mentioning features or use of this software
 *    must display the following acknowledgement:
 *	This product includes software developed for the NetBSD Project by
 *	Wasabi Systems, Inc.
 * 4. The name of Wasabi Systems, Inc. may not be used to endorse
 *    or promote products derived from this software without specific prior
 *    written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
 * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

/*
 * Intel i80321 I/O Processor application accelerator unit support.
 */

#include <sys/cdefs.h>
__KERNEL_RCSID(0, "$NetBSD: i80321_aau.c,v 1.15 2012/02/12 16:31:01 matt Exp $");

#include <sys/param.h>
#include <sys/pool.h>
#include <sys/systm.h>
#include <sys/device.h>
#include <sys/uio.h>
#include <sys/bus.h>
#include <sys/intr.h>

#include <uvm/uvm.h>

#include <arm/xscale/i80321reg.h>
#include <arm/xscale/i80321var.h>

#include <arm/xscale/iopaaureg.h>
#include <arm/xscale/iopaauvar.h>

struct aau321_softc {
	/* Shared AAU definitions. */
	struct iopaau_softc sc_iopaau;

	/* i80321-specific stuff. */
	void *sc_error_ih;
	void *sc_eoc_ih;
	void *sc_eot_ih;
};

static struct iopaau_function aau321_func_zero = {
	.af_setup = iopaau_func_zero_setup,
};

static struct iopaau_function aau321_func_fill8 = {
	.af_setup = iopaau_func_fill8_setup,
};

static struct iopaau_function aau321_func_xor_1_4 = {
	.af_setup = iopaau_func_xor_setup,
};

static struct iopaau_function aau321_func_xor_5_8 = {
	.af_setup = iopaau_func_xor_setup,
};

static const struct dmover_algdesc aau321_algdescs[] = {
	{
	  .dad_name = DMOVER_FUNC_ZERO,
	  .dad_data = &aau321_func_zero,
	  .dad_ninputs = 0
	},
	{
	  .dad_name = DMOVER_FUNC_FILL8,
	  .dad_data = &aau321_func_fill8,
	  .dad_ninputs = 0
	},
	{
	  .dad_name = DMOVER_FUNC_COPY,
	  .dad_data = &aau321_func_xor_1_4,
	  .dad_ninputs = 1
	},
	{
	  .dad_name = DMOVER_FUNC_XOR2,
	  .dad_data = &aau321_func_xor_1_4,
	  .dad_ninputs = 2
	},
	{
	  .dad_name = DMOVER_FUNC_XOR3,
	  .dad_data = &aau321_func_xor_1_4,
	  .dad_ninputs = 3
	},
	{
	  .dad_name = DMOVER_FUNC_XOR4,
	  .dad_data = &aau321_func_xor_1_4,
	  .dad_ninputs = 4
	},
	{
	  .dad_name = DMOVER_FUNC_XOR5,
	  .dad_data = &aau321_func_xor_5_8,
	  5
	},
	{
	  .dad_name = DMOVER_FUNC_XOR6,
	  .dad_data = &aau321_func_xor_5_8,
	  .dad_ninputs = 6
	},
	{
	  .dad_name = DMOVER_FUNC_XOR7,
	  .dad_data = &aau321_func_xor_5_8,
	  .dad_ninputs = 7
	},
	{
	  .dad_name = DMOVER_FUNC_XOR8,
	  .dad_data = &aau321_func_xor_5_8,
	  .dad_ninputs = 8
	},
};
#define	AAU321_ALGDESC_COUNT	__arraycount(aau321_algdescs)

static int
aau321_match(device_t parent, cfdata_t match, void *aux)
{
	struct iopxs_attach_args *ia = aux;

	if (strcmp(match->cf_name, ia->ia_name) == 0)
		return (1);

	return (0);
}

static void
aau321_attach(device_t parent, device_t self, void *aux)
{
	struct aau321_softc *sc321 = device_private(self);
	struct iopaau_softc *sc = &sc321->sc_iopaau;
	struct iopxs_attach_args *ia = aux;
	const char *xname = device_xname(self);
	int error;

	aprint_naive("\n");
	aprint_normal("\n");

	sc->sc_dev = self;
	sc->sc_st = ia->ia_st;
	error = bus_space_subregion(sc->sc_st, ia->ia_sh,
	    ia->ia_offset, ia->ia_size, &sc->sc_sh);
	if (error) {
		aprint_error("%s: unable to subregion registers, error = %d\n",
		    xname, error);
		return;
	}

	sc->sc_dmat = ia->ia_dmat;

	sc321->sc_error_ih = i80321_intr_establish(ICU_INT_AAUE, IPL_BIO,
	    iopaau_intr, sc);
	if (sc321->sc_error_ih == NULL) {
		aprint_error("%s: unable to register error interrupt handler\n",
		    xname);
		return;
	}

	sc321->sc_eoc_ih = i80321_intr_establish(ICU_INT_AAU_EOC, IPL_BIO,
	    iopaau_intr, sc);
	if (sc321->sc_eoc_ih == NULL) {
		aprint_error("%s: unable to register EOC interrupt handler\n",
		    xname);
		return;
	}

	sc321->sc_eot_ih = i80321_intr_establish(ICU_INT_AAU_EOT, IPL_BIO,
	    iopaau_intr, sc);
	if (sc321->sc_eoc_ih == NULL) {
		aprint_error("%s: unable to register EOT interrupt handler\n",
		    xname);
		return;
	}

	sc->sc_dmb.dmb_name = xname;
	sc->sc_dmb.dmb_speed = 1638400;			/* XXX */
	sc->sc_dmb.dmb_cookie = sc;
	sc->sc_dmb.dmb_algdescs = aau321_algdescs;
	sc->sc_dmb.dmb_nalgdescs = AAU321_ALGDESC_COUNT;
	sc->sc_dmb.dmb_process = iopaau_process;

	iopaau_attach(sc);

	/*
	 * These must be initialized after iopaau_attach()
	 * because iopaau_desc_[48]_cache is set up there.
	 */
	KASSERT(iopaau_desc_4_cache != NULL);
	aau321_func_zero.af_desc_cache = iopaau_desc_4_cache;
	aau321_func_fill8.af_desc_cache = iopaau_desc_4_cache;
	aau321_func_xor_1_4.af_desc_cache = iopaau_desc_4_cache;

	KASSERT(iopaau_desc_8_cache != NULL);
	aau321_func_xor_5_8.af_desc_cache = iopaau_desc_8_cache;
}

CFATTACH_DECL_NEW(iopaau, sizeof(struct aau321_softc),
    aau321_match, aau321_attach, NULL, NULL);