Defined in 58 files as a macro:
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_except_sys_sstep.S, line 24 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_except_user_mode.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_disable.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_disable_enable.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_excpt.S, line 34 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_nested.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_nmi.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_pending.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_pending_2.S, line 28 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_reload.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_tcount.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_tscale.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_supervisor.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_user.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_user_superivsor.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_clisti_interr.S, line 38 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_csync_mmr.S, line 34 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_excpt.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_raise_rt_i_n.S, line 31 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_raise_mv.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_raise_mv_ppop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_regmv_pushpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_dec_raise_pushpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_brcc_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_call_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_j_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_brcc_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_call_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_j_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_brcc_mp_mv_pop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_mmr_mvpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_mmrj_mvpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_raise_mmr_mvpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_raise_mmrj_mvpop.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_brcc_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_mmr_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_mmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_raise_ls_mmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_cs_lsmmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_raisecs_lsmmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rti_lsmmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rtn_lsmmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rtx_lsmmrj_mvp.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_brtarget_stall.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_event_quad.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_excpt_ssstep.S, line 30 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill_01.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lb_stall.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lc_stall.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lt_stall.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_misaligned_fetch.S, line 29 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_more_ret_haz.S, line 29 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_oneins_zoff.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_popkill.S, line 35 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_stall_if2.S, line 33 (as a macro)
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/test.h, line 95 (as a macro)
Referenced in 105 files:
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_except_sys_sstep.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_except_user_mode.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_disable.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_disable_enable.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_excpt.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_nested.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_nmi.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_pending.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_pending_2.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_reload.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_tcount.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_interr_timer_tscale.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mmr_loop.S, line 96
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mmr_loop_user_except.S, line 112
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mmr_ppop_illegal_adr.S, line 98
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mmr_ppopm_illegal_adr.S, line 98
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mmr_timer.S, line 95
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_supervisor.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_user.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_mode_user_superivsor.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_clisti_interr.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_csync_mmr.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_excpt.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_progctrl_raise_rt_i_n.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_raise_mv.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_raise_mv_ppop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ac_regmv_pushpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_dec_raise_pushpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_brcc_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_call_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_j_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_brcc_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_call_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex1_raise_j_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_brcc_mp_mv_pop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_mmr_mvpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_mmrj_mvpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_raise_mmr_mvpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex2_raise_mmrj_mvpop.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_brcc_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_mmr_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_ls_mmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_ex3_raise_ls_mmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_cs_lsmmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_raisecs_lsmmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rti_lsmmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rtn_lsmmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/c_seq_wb_rtx_lsmmrj_mvp.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_brprd_ntkn_src_kill.S, line 107
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_brtkn_nprd_src_kill.S, line 106
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_jmp_src_kill.S, line 105
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_tr_basic.S, line 79
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_tr_simplejp.S, line 80
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_tr_tbuf0.S, line 78
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/dbg_tr_umode.S, line 82
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_cplb_multiple0.S, line 97
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_cplb_multiple1.S, line 97
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_excpt_default.S, line 28
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_excpt_illaddr.S, line 52
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_excpt_prot0.S, line 116
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/lmu_excpt_prot1.S, line 118
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_brtarget_stall.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_bug_ui.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_bug_ui2.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_bug_ui3.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_cc2stat_haz.S, line 128
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_cc_kill.S, line 121
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_cof.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_event_quad.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_excpt_dagprotviol.S, line 96
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_excpt_ifprotviol.S, line 96
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_excpt_ssstep.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_illegalcombination.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_kill_wbbr.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_disable.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill_01.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill_dcr.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_kill_dcr_01.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_lr.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lb_stall.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lc.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lc_stall.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_mv2lt_stall.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_nest_ppm.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_nest_ppm_1.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_nest_ppm_2.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_ppm.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_ppm_1.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_loop_ppm_int.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_lsetup_kill.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_misaligned_fetch.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_more_ret_haz.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_mv2lp.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_oneins_zoff.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_popkill.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_rts_rti.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_ssstep_dagprotviol.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_stall_if2.S, 2 times
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_undefinedinstruction1.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_undefinedinstruction2.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_undefinedinstruction3.S, line 101
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_undefinedinstruction4.S, line 100
- external/gpl3/gdb/dist/sim/testsuite/sim/bfin/se_usermode_protviol.S, line 100